Patents by Inventor Dan Kinzer

Dan Kinzer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8502313
    Abstract: This document discusses, among other things, a semiconductor device including a first metal layer coupled to a source region and a second metal layer coupled to a gate structure, wherein at least a portion of the first and second metal layers overlap vertically.
    Type: Grant
    Filed: April 21, 2011
    Date of Patent: August 6, 2013
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Rohit Dikshit, Mark L. Rinehimer, Michael D. Gruenhagen, Joseph A. Yedinak, Tracie Petersen, Ritu Sodhi, Dan Kinzer, Christopher L. Rexer, Fred C. Session
  • Publication number: 20120267714
    Abstract: This document discusses, among other things, a semiconductor device including a first metal layer coupled to a source region and a second metal layer coupled to a gate structure, wherein at least a portion of the first and second metal layers overlap vertically.
    Type: Application
    Filed: April 21, 2011
    Publication date: October 25, 2012
    Inventors: Rohit Dikshit, Mark L. Rinehimer, Michael D. Gruenhagen, Joseph A. Yedinak, Tracie Petersen, Ritu Sodhi, Dan Kinzer, Christopher L. Rexer, Fred Session
  • Patent number: 8211747
    Abstract: This document discusses, among other things, apparatus and methods for an IC package including first and a second discrete components fabricated into a semiconductor substrate. The first and second discrete components can be adjacent to one another in the semiconductor substrate, and an integrated circuit die can be mounted on the semiconductor substrate and coupled to the first and second discrete components.
    Type: Grant
    Filed: December 13, 2011
    Date of Patent: July 3, 2012
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Dan Kinzer, Yong Liu, Stephen Martin
  • Publication number: 20120088331
    Abstract: This document discusses, among other things, apparatus and methods for an IC package including first and a second discrete components fabricated into a semiconductor substrate. The first and second discrete components can be adjacent to one another in the semiconductor substrate, and an integrated circuit die can be mounted on the semiconductor substrate and coupled to the first and second discrete components.
    Type: Application
    Filed: December 13, 2011
    Publication date: April 12, 2012
    Inventors: Dan Kinzer, Yong Liu, Stephen Martin
  • Patent number: 8115260
    Abstract: This document discusses, among other things, an IC package including first and a second discrete components fabricated into a semiconductor substrate. The first and second discrete components can be adjacent to one another in the semiconductor substrate, and an integrated circuit die can be mounted on the semiconductor substrate and coupled to the first and second discrete components.
    Type: Grant
    Filed: January 6, 2010
    Date of Patent: February 14, 2012
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Dan Kinzer, Yong Liu, Stephen Martin
  • Patent number: 8072027
    Abstract: Semiconductor devices and methods for making such devices that contain a 3D channel architecture are described. The 3D channel architecture is formed using a dual trench structure containing with a plurality of lower trenches extending in an x and y directional channels and separated by a mesa and an upper trench extending in a y direction and located in an upper portion of the substrate proximate a source region. Thus, smaller pillar trenches are formed within the main line-shaped trench. Such an architecture generates additional channel regions which are aligned substantially perpendicular to the conventional line-shaped channels. The channel regions, both conventional and perpendicular, are electrically connected by their corner and top regions to produce higher current flow in all three dimensions. With such a configuration, higher channel density, a stronger inversion layer, and a more uniform threshold distribution can be obtained for the semiconductor device. Other embodiments are described.
    Type: Grant
    Filed: June 8, 2009
    Date of Patent: December 6, 2011
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Suku Kim, Dan Calafut, Ihsiu Ho, Dan Kinzer, Steven Sapp, Ashok Challa, Seokjin Jo, Mark Larsen
  • Publication number: 20110163391
    Abstract: This document discusses, among other things, an IC package including first and a second discrete components fabricated into a semiconductor substrate. The first and second discrete components can be adjacent to one another in the semiconductor substrate, and an integrated circuit die can be mounted on the semiconductor substrate and coupled to the first and second discrete components.
    Type: Application
    Filed: January 6, 2010
    Publication date: July 7, 2011
    Applicant: Fairchild Semiconductor Corporation
    Inventors: Dan Kinzer, Yong Liu, Stephen Martin
  • Publication number: 20100308402
    Abstract: Semiconductor devices and methods for making such devices that contain a 3D channel architecture are described. The 3D channel architecture is formed using a dual trench structure containing with a plurality of lower trenches extending in an x and y directional channels and separated by a mesa and an upper trench extending in a y direction and located in an upper portion of the substrate proximate a source region. Thus, smaller pillar trenches are formed within the main line-shaped trench. Such an architecture generates additional channel regions which are aligned substantially perpendicular to the conventional line-shaped channels. The channel regions, both conventional and perpendicular, are electrically connected by their corner and top regions to produce higher current flow in all three dimensions. With such a configuration, higher channel density, a stronger inversion layer, and a more uniform threshold distribution can be obtained for the semiconductor device. Other embodiments are described.
    Type: Application
    Filed: June 8, 2009
    Publication date: December 9, 2010
    Inventors: Suku Kim, Dan Calafut, Ihsiu Ho, Dan Kinzer, Steven Sapp, Ashok Challa, Seokjin Jo, Mark Larsen
  • Patent number: 6040626
    Abstract: A semiconductor package includes a bottom leadframe having a bottom plate portion and at least one first terminal extending from the bottom plate portion; at least one second terminal being co-planar with the first terminal; a semiconductor power MOSFET die having a bottom surface defining a drain connection and a top surface on which a first metalized region defining a source and a second metalized region defining a gate are disposed, the bottom surface being coupled to the bottom plate of the leadframe such that the first terminal is electrically connected to the drain; a copper plate coupled to and spanning a substantial part of the first metalized region defining the source connection; and at least one beam portion being sized and shaped to couple the copper plate portion to the at least one second terminal such that it is electrically coupled to the source.
    Type: Grant
    Filed: January 4, 1999
    Date of Patent: March 21, 2000
    Assignee: International Rectifier Corp.
    Inventors: Chuan Cheah, Jorge Munoz, Dan Kinzer