Patents by Inventor Daniel L. Corum

Daniel L. Corum has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160245861
    Abstract: Devices for mapping logical addresses to physical locations on an integrated circuit die are disclosed herein. An embodiment includes a die which has a plurality of bits that are electrically accessible by way of logical addresses. A plurality of bits have intentionally induced defects that form a predetermined fault pattern.
    Type: Application
    Filed: March 2, 2016
    Publication date: August 25, 2016
    Inventors: Stanton Petree Ashburn, Daniel L. Corum, JR., Abha Singh Kasper, Harold C. Waite, Eric D. Rullan, Donald L. Plumton, Douglas A. Prinslow
  • Patent number: 9378848
    Abstract: Methods and devices for mapping logical addresses to physical locations on an integrated circuit die are disclosed herein. An embodiment of the method includes fabricating a die, where the die has a plurality of bits that are electrically accessible by way of logical addresses. A plurality of bits have known defects that form a predetermined fault pattern at a predetermined location on the die. The bits are tested by using the logical addresses, wherein the testing yields data as to the functionality of the bits. The test results are searched for the predetermined fault pattern. The physical locations of the defective bits constituting the predetermined fault pattern are correlated with their logical addresses based on the location of the predetermined fault pattern.
    Type: Grant
    Filed: June 7, 2012
    Date of Patent: June 28, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Stanton Petree Ashburn, Daniel L. Corum, Abha Singh Kasper, Harold C. Waite, Eric D. Rullan, Donald L. Plumton, Douglas A. Prinslow
  • Publication number: 20130329508
    Abstract: Methods and devices for mapping logical addresses to physical locations on an integrated circuit die are disclosed herein. An embodiment of the method includes fabricating a die, where the die has a plurality of bits that are electrically accessible by way of logical addresses. A plurality of bits have known defects that form a predetermined fault pattern at a predetermined location on the die. The bits are tested by using the logical addresses, wherein the testing yields data as to the functionality of the bits. The test results are searched for the predetermined fault pattern. The physical locations of the defective bits constituting the predetermined fault pattern are correlated with their logical addresses based on the location of the predetermined fault pattern.
    Type: Application
    Filed: June 7, 2012
    Publication date: December 12, 2013
    Applicant: Texas Instruments Incorporated
    Inventors: Stanton Petree Ashburn, Daniel L. Corum, Abha Singh Kasper, Harold C. Waite, Eric D. Rullan, Donald L. Plumton, Douglas A. Prinslow