Patents by Inventor Darryl W. Solie

Darryl W. Solie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4954950
    Abstract: A terminal communications circuit that provides communication through a bus interface circuit to a network bus in accordance with the predetermined communications procedure, the terminal communications circuit including a communications interchange circuit that exchanges protocol signals with the bus interface circuit in response to commands received from a signal state controller that is resident in the terminal. The communications interchange circuit further provides communications state change information to the signal state controller to indicate the contents of the protocol signals from the bus information circuit. The signal state controller executes one of a plurality of program states to control communications over the network bus in accordance with predetermined communications procedure by providing commands to the communications interchange circuit in acordance with the program state that the signal state controller is currently executing.
    Type: Grant
    Filed: September 17, 1986
    Date of Patent: September 4, 1990
    Assignee: International Business Machines Corporation
    Inventors: William A. Freeman, James S. Pogorzelski, Darryl W. Solie, Jacqueline H. Wilson
  • Patent number: 4829462
    Abstract: A communication bit pattern detection circuit that provides an output signal upon the occurrence of one of several predefined bit patterns for a series of a specified number of bits for a multiple of input signals where each input signal is a continuous stream of serial bit data. The communication bit pattern detection circuit includes a detection stage having combinational logic connected to receive the input signals and providing the logically combined bits to latches of a shift register. The number of latches in the shift register is less than the specified number of bits for the predefined bit patterns. The output of these latches are provided to a logic stage that includes additional combinational logic that provides a nondetection signal. This nondetection signal is provided to indicate that the bits received are not part of any of the predefined bit patterns. The nondetection signal is input to reset a counter.
    Type: Grant
    Filed: June 13, 1986
    Date of Patent: May 9, 1989
    Assignee: International Business Machines Corporation
    Inventors: William A. Freeman, Daniel E. Hurlimann, Ernest L. Miller, Darryl W. Solie