Patents by Inventor David E. Chapman

David E. Chapman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7064596
    Abstract: One embodiment of the present invention provides a latch hysteresis receiver circuit having reduced crowbar current. Within the present embodiment, the latch hysteresis receiver circuit comprises an input stage and a latch hysteresis switching element coupled to the input stage. Additionally, the latch hysteresis receiver circuit comprises a pass gate coupled to the latch hysteresis switching element and to an output of the latch hysteresis receiver circuit. It is noted that the pass gate may be for restricting current that flows through the latch hysteresis switching element.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: June 20, 2006
    Assignee: Cypress Semiconductor Corp.
    Inventors: Christopher L. Smith, David E. Chapman
  • Patent number: 7057960
    Abstract: A method for reducing power consumption during background operations in a memory array with a plurality of sections comprising the steps of (i) controlling the background operations in one or more sections of the memory array in response to one or more control signals and (ii) presenting the one or more control signals and one or more decoded address signals to one or more periphery array circuits of the one or more sections.
    Type: Grant
    Filed: July 29, 2003
    Date of Patent: June 6, 2006
    Assignee: Cypress Semiconductor Corp.
    Inventors: Timothy E. Fiscus, David E. Chapman, Richard M. Parent
  • Patent number: 6708298
    Abstract: A method for testing the data strobe window (DQS) and data valid window (tDV) of a memory device (e.g., a DDR-type memory device) using the window strobe of a testing system.
    Type: Grant
    Filed: January 23, 2001
    Date of Patent: March 16, 2004
    Assignee: International Business Machines Corporation
    Inventors: William E. Corbin, Jr., David P. Monty, Erik A. Nelson, Alan D. Norris, Steven W. Tomashot, David E. Chapman, Timothy E. Fiscus
  • Patent number: 6658604
    Abstract: To overcome these problems, the present invention generates two window strobes and uses the two window strobes to determine if skew between two signals meets predetermined criteria. One of the window strobes is used to test one of the signals, and the other window strobe is generated relative to the first window strobe. The second window strobe tests the other signal (or signals, if they are data signals). From the tests of the two window strobes, it can be determined if the skew between the first and second signals meets predetermined criteria. In particular, the two window strobes are placed relative to each other and to the signals being tested in such a way that when both window strobes indicate passing conditions, skew between the two signals is guaranteed.
    Type: Grant
    Filed: October 10, 2000
    Date of Patent: December 2, 2003
    Assignee: International Business Machines Corporation
    Inventors: William R. Corbin, David P. Monty, Erik A. Nelson, Alan D. Norris, Steven W. Tomashot, David E. Chapman, Timothy E. Fiscus
  • Patent number: 6618314
    Abstract: A method for reducing power consumption during background operations in a memory array with a plurality of sections comprising the steps of (i) enabling the background operations in one or more sections of the memory array when one or more control signals are in a first state and disabling the background operations in one or more sections of the memory array when the one or more control signals are in a second state and (ii) generating the one or more control signals in response to an address signal.
    Type: Grant
    Filed: March 4, 2002
    Date of Patent: September 9, 2003
    Assignee: Cypress Semiconductor Corp.
    Inventors: Timothy E. Fiscus, David E. Chapman, Richard M. Parent
  • Publication number: 20020099987
    Abstract: A method for testing the data strobe window (DQS) and data valid window (tDV) of a memory device (e.g., a DDR-type memory device) using the window strobe of a testing system.
    Type: Application
    Filed: January 23, 2001
    Publication date: July 25, 2002
    Applicant: International Business Machines corporation
    Inventors: William R. Corbin, David P. Monty, Erik A. Nelson, Alan D. Norris, Steven w. Tomashot, David E. Chapman, Timothy E. Fiscus
  • Patent number: 6400202
    Abstract: A programmable delay element includes a current source field-effect transistor (FET), a switch device, a precharge device, and an inverter device. The current source FET gates a programmable, predetermined amount of current. The switch device, which is coupled to the current source PET, receives an input signal having a first and second voltage level. The precharge device precharges the node coupled to the drain of the current source FET when the input signal is at a second voltage level. The inverter device, which is also coupled to the drain of the current source FET, outputs a delayed signal when the input signal is at a first voltage level, the delay of the delayed signal defined by the programmable, predetermined amount of current. The inverter device generates an inverter switch point that is substantially independent of parametric sensitivities, such as temperature variations.
    Type: Grant
    Filed: November 19, 2001
    Date of Patent: June 4, 2002
    Assignee: International Business Machines Corporation
    Inventors: John A. Fifield, Nicholas M. van Heel, Mark D. Jacunski, David E. Chapman, David E. Douse
  • Publication number: 20020030524
    Abstract: A programmable delay element includes a current source field-effect transistor (FET), a switch device, a precharge device, and an inverter device. The current source FET gates a programmable, predetermined amount of current. The switch device, which is coupled to the current source FET, receives an input signal having a first and second voltage level. The precharge device precharges the node coupled to the drain of the current source FET when the input signal is at a second voltage level. The inverter device, which is also coupled to the drain of the current source FET, outputs a delayed signal when the input signal is at a first voltage level, the delay of the delayed signal defined by the programmable, predetermined amount of current. The inverter device generates an inverter switch point that is substantially independent of parametric sensitivities, such as temperature variations.
    Type: Application
    Filed: November 19, 2001
    Publication date: March 14, 2002
    Inventors: John A. Fifield, Nicholas M. van Heel, Mark D. Jacunski, David E. Chapman, David E. Douse
  • Patent number: 6348827
    Abstract: A programmable delay element includes a current source field-effect transistor (FET), a switch device, a precharge device, and an inverter device. The current source FET gates a programmable, predetermined amount of current. The switch device, which is coupled to the current source FET, receives an input signal having a first and second voltage level. The precharge device precharges the node coupled to the drain of the current source FET when the input signal is at a second voltage level. The inverter device, which is also coupled to the drain of the current source FET, outputs a delayed signal when the input signal is at a first voltage level, the delay of the delayed signal defined by the programmable, predetermined amount of current. The inverter device generates an inverter switch point that is substantially independent of parametric sensitivities, such as temperature variations.
    Type: Grant
    Filed: February 10, 2000
    Date of Patent: February 19, 2002
    Assignee: International Business Machines Corporation
    Inventors: John A. Fifield, Nicholas M. van Heel, Mark D. Jacunski, David E. Chapman, David E. Douse