Patents by Inventor David Queichang Chow

David Queichang Chow has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7895457
    Abstract: A memory system includes power saving arbitrator responsive to a clock oscillator and having a first clock rate. The power saving arbitrator includes an active enable circuit responsive to a host clock and a host command and operative to generate an active enable signal for causing the power saving arbitrator to generate a core logic/memories signal having a second clock rate that is adjustably lower in rate than the first clock rate, said active enable circuit operative to detect the absence of a host command for a predetermined period of time and when the predetermined period of time exceeds a threshold value, the power saving arbitrator operative to reduce the second clock rate.
    Type: Grant
    Filed: August 20, 2007
    Date of Patent: February 22, 2011
    Assignee: SuperTalent Electronics, Inc.
    Inventors: Jianjun Luo, David Queichang Chow
  • Patent number: 7818492
    Abstract: A flash memory system includes flash memory organized into a plurality of blocks of pages for storage of information, a page including data and spare, the blocks being identifiable, within the flash memory, by a physical address. The system further has a flash controller for communicating with a host and the flash memory and includes volatile memory for storing a source-shadow table of logical addresses identifying blocks addressable by the physical addresses. The source-shadow table has an address mapping table and a property value table. The property value table is used to store property values, each of which is associated with a block of a predetermined group of blocks and is indicative of the number of times a block has been written since the last erase operation performed thereon.
    Type: Grant
    Filed: June 22, 2007
    Date of Patent: October 19, 2010
    Assignee: SuperTalent Electronics, Inc.
    Inventors: Jianjun Luo, Chris Tsu, Charles Chung Lee, David Queichang Chow
  • Patent number: 7769944
    Abstract: A flash memory system includes a multi level cell (MLC) flash memory organized into blocks and having pages of information, which has data and spare. The MLC flash memory includes at least a temporary area to store at least a portion of a page of information during a partial write operation. The MLC flash memory stores a page of information into a block identified by a target physical address. The flash memory system further includes a flash card micro-controller causes communication between a host flash card controller and the MLC flash memory and includes a buffer memory configured to store a portion of a page of information, where the micro-controller writes the at least a portion of a page of information to the temporary area and later copies the written at least a portion of a page of information into the block identified by a target physical address.
    Type: Grant
    Filed: July 9, 2007
    Date of Patent: August 3, 2010
    Assignee: SuperTalent Electronics, Inc.
    Inventors: Jianjun Luo, Chris Tsu, Charles Chung Lee, David Queichang Chow
  • Patent number: 7680977
    Abstract: A flash controller is adapted to communicate with a host and the flash memory and including volatile memory configured to store a page-block table of logical addresses addressable by the physical addresses. The logical addresses are used by the controller to identify the blocks. The table has an address mapping table and a property value table, the property value table includes property values, each of the property values being increased in value every time a block is written up to a maximum value and being associated with a block of a predetermined group of blocks and indicative of the number of times a block has been written, the property values corresponding to the logical addresses of the address mapping table, wherein the maximum number the property values of the predetermined group of blocks take on is adjustably different than the maximum number the property values of another group of blocks.
    Type: Grant
    Filed: July 18, 2007
    Date of Patent: March 16, 2010
    Assignee: Super Talent Electronics, Inc.
    Inventors: Jianjun Luo, Chris Tsu, Charles Chung Lee, David Queichang Chow
  • Publication number: 20090055667
    Abstract: A memory system includes power saving arbitrator responsive to a clock oscillator and having a first clock rate. The power saving arbitrator includes an active enable circuit responsive to a host clock and a host command and operative to generate an active enable signal for causing the power saving arbitrator to generate a core logic/memories signal having a second clock rate that is adjustably lower in rate than the first clock rate, said active enable circuit operative to detect the absence of a host command for a predetermined period of time and when the predetermined period of time exceeds a threshold value, the power saving arbitrator operative to reduce the second clock rate.
    Type: Application
    Filed: August 20, 2007
    Publication date: February 26, 2009
    Applicant: SUPER TALENT ELECTRONICS, INC.
    Inventors: Jianjun Luo, David Queichang Chow
  • Publication number: 20080282128
    Abstract: An electronic data storage device having a Reed Solomon (RS) decoder including a syndrome calculator block responsive to information including data and overhead and operative to generate a syndrome, in accordance with an embodiment of the present invention. The electronic data storage device further includes a root finder block coupled to receive said syndrome and operative to generate at least two roots, said RS decoder for processing said two roots to generate at least one error address identifying a location in said data wherein said error lies; and an erasure syndrome calculator block responsive to said information and operative to generate an erasure syndrome, said RS decoder responsive to said information identifying a disk crash, said RS decoder for processing said erasure syndrome to generate an erasure error to recover the data in said disk crash.
    Type: Application
    Filed: October 31, 2007
    Publication date: November 13, 2008
    Applicant: SUPER TALENT ELECTRONICS, INC.
    Inventors: Charles Chung Lee, David Queichang Chow, Abraham Chih-Kang Ma, I-Kang Yu, Ming-Shiang Shen