Patents by Inventor Deborah K. Staplin

Deborah K. Staplin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5197133
    Abstract: The decoding of certain instructions cause an instruction unit of a production line data processing system to stall. Instructions still in the production line are executed, but no new instructions are sent into the production line until the instruction that caused the stall condition is executed. The execution of the instruction that caused the stall is completed by an execution unit taking over control of an address unit.
    Type: Grant
    Filed: December 19, 1988
    Date of Patent: March 23, 1993
    Assignee: Bull HN Information Systems Inc.
    Inventors: Jian-Kuo Shen, Richard P. Kelly, Robert V. Ledoux, Deborah K. Staplin
  • Patent number: 5150468
    Abstract: A pipelined processing unit which includes an instruction unit stage containing logic management apparatus for processing a set of complex instructions. The logic management apparatus includes state control circuits which produce a series or sequence of control states used in tracking the different types of instructions of the complex instruction set being processed. Different ones of the states are used for different types of instructions so as to enable the different pipeline stages to operate both independently and jointly to complete the execution of different instructions of the complex instruction set.
    Type: Grant
    Filed: June 30, 1989
    Date of Patent: September 22, 1992
    Assignee: Bull HN Information Systems Inc.
    Inventors: Deborah K. Staplin, Jian-Kuo Shen
  • Patent number: 5073855
    Abstract: A pipelined processing unit includes an instruction unit stage containing resource conflict apparatus for detecting and resolving conflicts in the use of register and indicator resources during the different phases of instruction execution. The instruction unit includes a plurality of resource registers corresponding in number to the number of instructions which can be processed concurrently by the processing unit. Decode circuits in response to each new instruction received by the instruction unit generate one or more sets of bit indication signals designating those resources required by the specific pipeline stage(s) executing the instruction for completing the execution of the instruction which are shared by those stages capable of completing the execution of instructions.
    Type: Grant
    Filed: June 30, 1989
    Date of Patent: December 17, 1991
    Assignee: Bull HN Information Systems Inc.
    Inventors: Deborah K. Staplin, Jian-Kuo Shen, Ming-Tzer Miu