Patents by Inventor Devrim Yilmaz Aksin

Devrim Yilmaz Aksin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11088665
    Abstract: An amplifier circuit comprises a differential input stage and a differential output stage. The differential input stage includes a first differential input transistor pair coupled to a differential input of the amplifier circuit, and a second differential input transistor pair coupled to the differential input and the differential output stage; a degeneration impedance coupled between first transistors of the first and second differential input transistor pairs and second transistors of the first and second differential input transistor pairs; and a feedback circuit coupled to the first and second differential input transistor pairs and the degeneration impedance, wherein output current is provided from the differential input stage to the differential output stage by the feedback circuit and transition current is provided to the output stage by the second differential input transistor pair.
    Type: Grant
    Filed: October 2, 2019
    Date of Patent: August 10, 2021
    Assignee: Analog Devices, Inc.
    Inventor: Devrim Yilmaz Aksin
  • Publication number: 20210104988
    Abstract: An amplifier circuit comprises a differential input stage and a differential output stage. The differential input stage includes a first differential input transistor pair coupled to a differential input of the amplifier circuit, and a second differential input transistor pair coupled to the differential input and the differential output stage; a degeneration impedance coupled between first transistors of the first and second differential input transistor pairs and second transistors of the first and second differential input transistor pairs; and a feedback circuit coupled to the first and second differential input transistor pairs and the degeneration impedance, wherein output current is provided from the differential input stage to the differential output stage by the feedback circuit and transition current is provided to the output stage by the second differential input transistor pair.
    Type: Application
    Filed: October 2, 2019
    Publication date: April 8, 2021
    Inventor: Devrim Yilmaz Aksin
  • Patent number: 7459891
    Abstract: A low drop-out voltage regulator having soft-start. A low drop-out regulator circuit is provided having an input node, an output node, a power FET connected by a source and drain between the input node and the output node, and a feedback circuit having an output connected and providing a control signal to a gate of the power FET. A current limit circuit is configured to control the power FET to limit the current through it when the voltage across a controllable sense resistor connected to conduct a current representing the current through the power FET exceeds a predetermined limit value. At start-up, control unit provides a control signal to the controllable resistor to cause the resistance value of the controllable resistor to decrease incrementally in value at respective predetermined incremental times during a predetermined time interval.
    Type: Grant
    Filed: March 7, 2007
    Date of Patent: December 2, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Mohammad A. Al-Shyoukh, Marcus M Martins, Devrim Yilmaz Aksin
  • Publication number: 20070216383
    Abstract: A low drop-out voltage regulator having soft-start. A low drop-out regulator circuit is provided having an input node, an output node, a power FET connected by a source and drain between the input node and the output node, and a feedback circuit having an output connected and providing a control signal to a gate of the power FET. A current limit circuit is configured to control the power FET to limit the current through it when the voltage across a controllable sense resistor connected to conduct a current representing the current through the power FET exceeds a predetermined limit value. At start-up, control unit provides a control signal to the controllable resistor to cause the resistance value of the controllable resistor to decrease incrementally in value at respective predetermined incremental times during a predetermined time interval.
    Type: Application
    Filed: March 7, 2007
    Publication date: September 20, 2007
    Applicant: TEXAS INSTRUMENTS, INCORPORATED
    Inventors: Mohammad A. Al-Shyoukh, Marcus M. Martins, Devrim Yilmaz Aksin