Patents by Inventor Dinesh R. AMIRTHARAJ

Dinesh R. AMIRTHARAJ has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11961575
    Abstract: An integrated circuit (IC) includes first and scan latches that are enabled to load data during a first part of a clock period. A clocking circuit outputs latch clocks with one latch clock driven to an active state during a second part of the clock period dependent on a first address input. A set of storage elements have inputs coupled to the output of the first scan latch and are respectively coupled to a latch clock to load data during a time that their respective latch clock is in an active state. A selector circuit is coupled to outputs of the first set of storage elements and outputs a value from one output based on a second address input. The second scan latch then loads data from the selector's output during the first part of the input clock period.
    Type: Grant
    Filed: September 9, 2022
    Date of Patent: April 16, 2024
    Assignee: SambaNova Systems, Inc.
    Inventors: Thomas A. Ziaja, Uma Durairajan, Dinesh R. Amirtharaj
  • Publication number: 20230005560
    Abstract: An integrated circuit (IC) includes first and scan latches that are enabled to load data during a first part of a clock period. A clocking circuit outputs latch clocks with one latch clock driven to an active state during a second part of the clock period dependent on a first address input. A set of storage elements have inputs coupled to the output of the first scan latch and are respectively coupled to a latch clock to load data during a time that their respective latch clock is in an active state. A selector circuit is coupled to outputs of the first set of storage elements and outputs a value from one output based on a second address input. The second scan latch then loads data from the selector's output during the first part of the input clock period.
    Type: Application
    Filed: September 9, 2022
    Publication date: January 5, 2023
    Applicant: SambaNova Systems, Inc.
    Inventors: Thomas A. ZIAJA, Uma DURAIRAJAN, Dinesh R. AMIRTHARAJ
  • Patent number: 11443823
    Abstract: Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.
    Type: Grant
    Filed: September 7, 2021
    Date of Patent: September 13, 2022
    Assignee: SambaNova Systems, Inc.
    Inventors: Thomas A. Ziaja, Uma Durairajan, Dinesh R. Amirtharaj
  • Patent number: 11443822
    Abstract: Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.
    Type: Grant
    Filed: September 7, 2021
    Date of Patent: September 13, 2022
    Assignee: SambaNova Systems, Inc.
    Inventors: Thomas A. Ziaja, Uma Durairajan, Dinesh R. Amirtharaj
  • Publication number: 20220139478
    Abstract: Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.
    Type: Application
    Filed: September 7, 2021
    Publication date: May 5, 2022
    Applicant: SambaNova Systems, Inc.
    Inventors: Thomas A. ZIAJA, Uma DURAIRAJAN, Dinesh R. AMIRTHARAJ
  • Publication number: 20220139477
    Abstract: Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.
    Type: Application
    Filed: September 7, 2021
    Publication date: May 5, 2022
    Applicant: SambaNova Systems, Inc.
    Inventors: Thomas A. ZIAJA, Uma DURAIRAJAN, Dinesh R. AMIRTHARAJ