Patents by Inventor Donald Perino

Donald Perino has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070220188
    Abstract: A system includes a first bus, a master device coupled to the first bus, and one or more subsystems coupled to the first bus. A respective subsystem includes a second bus, one or more slave devices coupled to the second bus, a write buffer to receive incoming signals from the master device via the first bus and to transmit signals to the one or more slave devices via the second bus in response to the incoming signals, and a read buffer to receive outgoing signals from the one or more slave devices via the second bus and to transmit signals to the master device via the first bus in response to the outgoing signals.
    Type: Application
    Filed: May 22, 2007
    Publication date: September 20, 2007
    Inventors: Bruno Garlepp, Richard Barth, Kevin Donnelly, Ely Tsern, Craig Hampel, Jeffrey Mitchell, James Gasbarro, Billy Garrett, Fredrick Ware, Donald Perino
  • Publication number: 20060133124
    Abstract: An apparatus includes a first substrate having a set of semiconductor devices formed within it. The apparatus also includes a second substrate. A third substrate has a data conductor coupled between first and second connections to the second substrate. The data conductor is coupled to the set of semiconductor devices at respective connection points.
    Type: Application
    Filed: February 14, 2006
    Publication date: June 22, 2006
    Inventors: Nader Gamini, Donald Perino
  • Publication number: 20060014402
    Abstract: The socket releasably couples a packaged integrated circuit to a circuit board. The socket includes a clamp, a latch, and an array interconnect. The clamp is configured to be pivotally coupled to a circuit board. The latch is configured to be coupled to the circuit board and configured to releasably hold the clamp in a predetermined position. The array interconnect configured to be coupled to the printed circuit board. In use the latch releasably holds the hinged clamp in the predetermined position to clamp both a packaged integrated circuit between the clamp and the array interconnect, and the array interconnect between the packaged integrated circuit and the circuit board.
    Type: Application
    Filed: September 20, 2005
    Publication date: January 19, 2006
    Inventors: Donald Perino, Wayne Richardson, John Dillon
  • Publication number: 20050208838
    Abstract: A first integrated circuit is coupled to a first connector. A second connector is coupled to the first connector through multiple conductors, in which alternating pairs of conductors are reversed. A second integrated circuit is coupled to the second connector through a second group of conductors. The first integrated circuit includes multiple differential drivers and the second integrated circuit includes multiple differential receivers. The inductive coupling coefficient of the first device is modified to be substantially the same as the inductive coupling coefficient of the second device.
    Type: Application
    Filed: May 17, 2005
    Publication date: September 22, 2005
    Inventors: Mark Horowitz, Donald Perino
  • Publication number: 20050135182
    Abstract: A chip-to-chip communication system and interface technique. A master and at least two devices are interconnected with a signal line of a high speed bus. A capacitive coupling element, for example a diode, is employed to capacitively couple the interface of the device to the signal line. By employing the capacitive coupling element, along with a suitable signaling technique which supports capacitive information transfer, high speed rates of information transfer between the master and device over the signal line are achieved.
    Type: Application
    Filed: December 23, 2004
    Publication date: June 23, 2005
    Inventors: Donald Perino, Haw-Jyh Liaw, Alfredo Moncayo, Kevin Donnelly, Richard Barth, Bruno Garlepp
  • Patent number: 6287132
    Abstract: A connector with a staggered contact design is described. The connector comprises a first row of connector pins, the connector pins alternately proximal pins and distal pins. The connector further comprises a second row of connector pins alternately proximal pins and distal pins. The distal pins of the connector carry the signals, while the proximal pins are ground or power signals.
    Type: Grant
    Filed: May 22, 2000
    Date of Patent: September 11, 2001
    Assignee: Rambus Inc.
    Inventors: Donald Perino, David Nguyen
  • Patent number: 6160716
    Abstract: A connector with a staggered contact design is described. The connector comprises a first row of connector pins, the connector pins alternately proximal pins and distal pins. The connector further comprises a second row of connector pins alternately proximal pins and distal pins. The distal pins of the connector carry the signals, while the proximal pins are ground or power signals.
    Type: Grant
    Filed: June 25, 1999
    Date of Patent: December 12, 2000
    Assignee: Rambus Inc
    Inventors: Donald Perino, David Nguyen