Patents by Inventor Dongjiang Qiao

Dongjiang Qiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230073817
    Abstract: Certain aspects of the present disclosure generally relate to jamming detection for radio frequency (RF) front-end circuitry. For example, certain aspects provide an apparatus having a first counter configured to count a number of times that a power of a reception signal exceeds a first threshold. The apparatus also includes a second counter configured to count a number of measurements of the power of the reception signal. The apparatus further includes control logic having a first input coupled to an output of the first counter and having a second input coupled to an output of the second counter. The control logic is configured to determine an amount of jamming over a measurement window based on the number of times that the power of the reception signal exceeds the first threshold and on the number of measurements.
    Type: Application
    Filed: September 7, 2021
    Publication date: March 9, 2023
    Inventors: Peter SHAH, Ajay Devadatta KANETKAR, Siavash EKBATANI, Yuanning YU, Shrenik PATEL, Dongjiang QIAO, Rajagopalan RANGARAJAN
  • Patent number: 10972068
    Abstract: An integrated circuit (IC) device includes a first resistive strip having an input terminal and an output terminal. The IC device further includes a second resistive strip having a terminal coupled to a voltage. The second resistive strip may be coplanar with the first resistive strip. The IC device further includes a capacitor formed by the first resistive strip and the second resistive strip.
    Type: Grant
    Filed: June 29, 2018
    Date of Patent: April 6, 2021
    Assignee: QUALCOMM Incorporated
    Inventors: Chao Song, Haitao Cheng, Ye Lu, Dongjiang Qiao
  • Publication number: 20200007105
    Abstract: An integrated circuit (IC) device includes a first resistive strip having an input terminal and an output terminal. The IC device further includes a second resistive strip having a terminal coupled to a voltage. The second resistive strip may be coplanar with the first resistive strip. The IC device further includes a capacitor formed by the first resistive strip and the second resistive strip.
    Type: Application
    Filed: June 29, 2018
    Publication date: January 2, 2020
    Inventors: Chao SONG, Haitao CHENG, Ye LU, Dongjiang QIAO
  • Patent number: 8791740
    Abstract: A method for reducing average current consumption in a local oscillator (LO) path is disclosed. An LO signal is received at a master frequency divider and a slave frequency divider. Output from the master frequency divider is mixed with an input signal to produce a first mixed output. Output from the slave frequency divider is mixed with the input signal to produce a second mixed output. The second mixed output is forced to be in phase with the first mixed output.
    Type: Grant
    Filed: March 15, 2010
    Date of Patent: July 29, 2014
    Assignee: Qualcomm Incorporated
    Inventors: Dongjiang Qiao, Bhushan S. Asuri, Junxiong Deng, Frederic Bossu
  • Patent number: 8570076
    Abstract: A parallel path frequency divider (PPFD) includes a low power frequency divider and a high speed latch. A first portion of an oscillating input signal present on an input node of the PPFD is communicated to the divider and a second portion is communicated to the latch. The divider generates a frequency divided enable signal that is communicated to the latch. The latch generates a divided down output signal based on the oscillating input signal and the enable signal. The output signal is insensitive to phase noise present on the enable signal as long as the phase noise on the enable signal is less than one-half of the period of oscillation of the oscillating input signal. Because the noise generated by the low power frequency divider is not propagated to the output signal generated by the PPFD, the PPFD generates low noise, frequency divided signals with relatively low power consumption.
    Type: Grant
    Filed: July 1, 2010
    Date of Patent: October 29, 2013
    Assignee: Qualcomm Incorporated
    Inventors: Gary L. Brown, Alberto Cicalini, Dongjiang Qiao
  • Patent number: 8368434
    Abstract: A divide-by-three circuit includes a chain of three dynamic flip-flops and a feedback circuit of combinatorial logic. The divide-by-three circuit receives a clock signal that synchronously clocks each dynamic flip-flop. The feedback circuit supplies a feedback signal onto the first dynamic-flop of the chain. In a first mode, a signal from a slave stage of the first flip-flop and a signal from a slave stage of the second flip-flop are used by the feedback circuit to generate the feedback signal. In a second mode, a signal from a master stage of the first flip-flop and a signal from a master stage of the second flip-flop are used by the feedback circuit to generate the feedback signal. By proper selection of the mode, the frequency range of the overall divider is extended. Combinatorial logic converts thirty-three percent duty cycle signals from the flip-flop chain into fifty percent duty cycle quadrature signals.
    Type: Grant
    Filed: July 15, 2010
    Date of Patent: February 5, 2013
    Assignee: Qualcomm Incorporated
    Inventors: Aleksandar M. Tasic, Junxiong Deng, Dongjiang Qiao
  • Patent number: 8344765
    Abstract: A method for dividing the frequency of a signal using a configurable dividing ratio is disclosed. An input signal with a first frequency is received at clocked switches in a frequency divider with a configurable dividing ratio. Non-clocked switches inside the frequency divider are operated to select one of multiple dividing ratios. An output signal is output with a second frequency that is the first frequency divided by the selected dividing ratio.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: January 1, 2013
    Assignee: QUALCOMM, Incorporated
    Inventors: Dongjiang Qiao, Frederic Bossu
  • Patent number: 8265568
    Abstract: A synchronized frequency divider that can divide a clock signal in frequency and provide differential output signals having good signal characteristics is described. In one exemplary design, the synchronized frequency divider includes a single-ended frequency divider and a synchronization circuit. The single-ended frequency divider divides the clock signal in frequency and provides first and second single-ended signals, which may be complementary signals having timing skew. The synchronization circuit resamples the first and second single-ended signals based on the clock signal and provides differential output signals having reduced timing skew. In one exemplary design, the synchronization circuit includes first and second switches and first and second inverters. The first switch and the first inverter form a first sample-and-hold circuit or a first latch that resamples the first single-ended signal.
    Type: Grant
    Filed: March 19, 2009
    Date of Patent: September 11, 2012
    Assignee: Qualcomm Incorporated
    Inventors: Dongjiang Qiao, Frederic Bossu
  • Publication number: 20120001666
    Abstract: A parallel path frequency divider (PPFD) includes a low power frequency divider and a high speed latch. A first portion of an oscillating input signal present on an input node of the PPFD is communicated to the divider and a second portion is communicated to the latch. The divider generates a frequency divided enable signal that is communicated to the latch. The latch generates a divided down output signal based on the oscillating input signal and the enable signal. The output signal is insensitive to phase noise present on the enable signal as long as the phase noise on the enable signal is less than one-half of the period of oscillation of the oscillating input signal. Because the noise generated by the low power frequency divider is not propagated to the output signal generated by the PPFD, the PPFD generates low noise, frequency divided signals with relatively low power consumption.
    Type: Application
    Filed: July 1, 2010
    Publication date: January 5, 2012
    Applicant: QUALCOMM INCORPORATED
    Inventors: Gary L. Brown, Alberto Cicalini, Dongjiang Qiao
  • Publication number: 20110200161
    Abstract: A divide-by-three circuit includes a chain of three dynamic flip-flops and a feedback circuit of combinatorial logic. The divide-by-three circuit receives a clock signal that synchronously clocks each dynamic flip-flop. The feedback circuit supplies a feedback signal onto the first dynamic-flop of the chain. In a first mode, a signal from a slave stage of the first flip-flop and a signal from a slave stage of the second flip-flop are used by the feedback circuit to generate the feedback signal. In a second mode, a signal from a master stage of the first flip-flop and a signal from a master stage of the second flip-flop are used by the feedback circuit to generate the feedback signal. By proper selection of the mode, the frequency range of the overall divider is extended. Combinatorial logic converts thirty-three percent duty cycle signals from the flip-flop chain into fifty percent duty cycle quadrature signals.
    Type: Application
    Filed: July 15, 2010
    Publication date: August 18, 2011
    Applicant: QUALCOMM Incorporated
    Inventors: Aleksandar M. Tasic, Junxiong Deng, Dongjiang Qiao
  • Patent number: 7904045
    Abstract: A phase detector includes a plurality of phase detectors located in a phase correction loop, each phase detector configured to receive as input a radio frequency (RF) input signal and an RF reference signal, each of the plurality of phase detectors also configured to provide a signal representing a different phase offset based on the phase difference between the RE input signal and the RF reference signal; and a switch configured to receive an output of each of the plurality of phase detectors and configured to select the output representing the phase offset, that is closest to a phase of an output of an amplifier.
    Type: Grant
    Filed: June 29, 2007
    Date of Patent: March 8, 2011
    Assignee: Axiom Microdevices, Inc.
    Inventors: Ichiro Aoki, Scott D. Kee, Dongjiang Qiao, Alyosha C. Molnar
  • Publication number: 20110012647
    Abstract: A method for dividing the frequency of a signal using a configurable dividing ratio is disclosed. An input signal with a first frequency is received at clocked switches in a frequency divider with a configurable dividing ratio. Non-clocked switches inside the frequency divider are operated to select one of multiple dividing ratios. An output signal is output with a second frequency that is the first frequency divided by the selected dividing ratio.
    Type: Application
    Filed: July 14, 2010
    Publication date: January 20, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Dongjiang Qiao, Frederic Bossu
  • Publication number: 20110012648
    Abstract: A method for reducing average current consumption in a local oscillator (LO) path is disclosed. An LO signal is received at a master frequency divider and a slave frequency divider. Output from the master frequency divider is mixed with an input signal to produce a first mixed output. Output from the slave frequency divider is mixed with the input signal to produce a second mixed output. The second mixed output is forced to be in phase with the first mixed output.
    Type: Application
    Filed: March 15, 2010
    Publication date: January 20, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Dongjiang Qiao, Bhushan S. Asuri, Junxiong Deng, Frederic Bossu
  • Patent number: 7825703
    Abstract: A local oscillator includes a programmable frequency divider coupled to the output of a VCO. The frequency divider can be set to frequency divide by three. Regardless of the divisor, the frequency divider outputs quadrature signals (I, Q) that differ from each other in phase by ninety degrees. To divide by three, the frequency divider includes a divide-by-three frequency divider. The divide-by-three frequency divider includes a divide-by-three circuit, a delay circuit, and a feedback circuit. The divide-by-three circuit frequency divides a signal from the VCO and generates therefrom three signals C, A? and B that differ from each other in phase by one hundred twenty degrees. The delay circuit delays signal A? to generate a delayed version A of the signal A?. The feedback circuit controls the delay circuit such that the delayed version A (I) is ninety degrees out of phase with respect to the signal C (Q).
    Type: Grant
    Filed: August 18, 2008
    Date of Patent: November 2, 2010
    Assignee: QUALCOMM Incorporated
    Inventors: Dongjiang Qiao, Frederic Bossu
  • Publication number: 20100240323
    Abstract: A synchronized frequency divider that can divide a clock signal in frequency and provide differential output signals having good signal characteristics is described. In one exemplary design, the synchronized frequency divider includes a single-ended frequency divider and a synchronization circuit. The single-ended frequency divider divides the clock signal in frequency and provides first and second single-ended signals, which may be complementary signals having timing skew. The synchronization circuit resamples the first and second single-ended signals based on the clock signal and provides differential output signals having reduced timing skew. In one exemplary design, the synchronization circuit includes first and second switches and first and second inverters. The first switch and the first inverter form a first sample-and-hold circuit or a first latch that resamples the first single-ended signal.
    Type: Application
    Filed: March 19, 2009
    Publication date: September 23, 2010
    Applicant: QUALCOMM Incorporated
    Inventors: Dongjiang Qiao, Frederic Bossu
  • Publication number: 20100039153
    Abstract: A local oscillator includes a programmable frequency divider coupled to the output of a VCO. The frequency divider can be set to frequency divide by three. Regardless of the divisor, the frequency divider outputs quadrature signals (I, Q) that differ from each other in phase by ninety degrees. To divide by three, the frequency divider includes a divide-by-three frequency divider. The divide-by-three frequency divider includes a divide-by-three circuit, a delay circuit, and a feedback circuit. The divide-by-three circuit frequency divides a signal from the VCO and generates therefrom three signals C, A? and B that differ from each other in phase by one hundred twenty degrees. The delay circuit delays signal A? to generate a delayed version A of the signal A?. The feedback circuit controls the delay circuit such that the delayed version A (I) is ninety degrees out of phase with respect to the signal C (Q).
    Type: Application
    Filed: August 18, 2008
    Publication date: February 18, 2010
    Applicant: QUALCOMM Incorporated
    Inventors: Dongjiang Qiao, Frederic Bossu
  • Publication number: 20080207138
    Abstract: A phase detector includes a plurality of phase detectors located in a phase correction loop, each phase detector configured to receive as input a radio frequency (RF) input signal and an RF reference signal, each of the plurality of phase detectors also configured to provide a signal representing a different phase offset based on the phase difference between the RE input signal and the RF reference signal; and a switch configured to receive an output of each of the plurality of phase detectors and configured to select the output representing the phase offset, that is closest to a phase of an output of an amplifier.
    Type: Application
    Filed: June 29, 2007
    Publication date: August 28, 2008
    Inventors: Ichiro Aoki, Scott D. Kee, Dongjiang Qiao, Alyosha C. Molnar