Patents by Inventor Duncan Fisher

Duncan Fisher has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7302619
    Abstract: Various systems and methods for error correction of instructions in an instruction cache coupled to a processor are provided. In one embodiment, a plurality of instructions stored in the instruction cache are fetched for execution by the processor, each of the instructions being fetched during a respective one of a plurality of instruction cycles of the processor. Error detection is performed for each of the instructions concurrently with the fetching of a respective one of the instructions.
    Type: Grant
    Filed: July 6, 2004
    Date of Patent: November 27, 2007
    Assignee: Mindspeed Technologies, Inc.
    Inventors: Joseph Tompkins, Duncan Fisher
  • Publication number: 20060020841
    Abstract: An alternate multi-thread pipeline structure and method are provided. A deep pipeline is provided in which two threads of two separate pipeline stages are alternatively presented to the various logic and latch circuits for execution. The execution and latching of the threads alternates from one thread to the other within a single clock cycle. Thus, each thread is executed once per clock cycle and two threads are executed in a single clock cycle.
    Type: Application
    Filed: July 20, 2005
    Publication date: January 26, 2006
    Applicant: Conexant Systems, Inc.
    Inventors: Duncan Fisher, Keith Bindloss, Ching Long Su
  • Patent number: 5761690
    Abstract: Data block identification within a processor 100 may be accomplished when the processor 100 receives an interrupt while performing a main set of operational codes. Upon receiving the interrupt, the processor 100 determines whether the interrupt is of a fast interrupt type. When the interrupt if of a fast interrupt type, the processor executes the operational codes identified by the interrupt without having to flag the main set of operational codes. Upon completion of the fast interrupt, the processor 100 resumes performing the main set of operational codes. In addition to performing the fast interrupt, the processor 100 contemporaneously performs a data block identification routine. When the data block identification routine identifies a data block, the main set of operational codes is interrupted to perform a data block service routine. The processor 100 includes an address generation unit 102 and a peripheral address generation unit 104.
    Type: Grant
    Filed: August 13, 1997
    Date of Patent: June 2, 1998
    Assignee: Motorola, Inc.
    Inventors: Tan Nhat Dao, Duncan Fisher
  • Patent number: 5659695
    Abstract: A method and apparatus for an improving memory access bandwidth that can be used in a digital signal processor (DSP) (500) is accomplished by modifying addresses (302, 304) generated by an address generation unit (AGU) (102) of the DSP (500). Two addresses (302, 304) are generated by the AGU (102). One of the two addresses (302) is used to address two parallel memory blocks (308, 310) in a single memory simultaneously, and the other address (304) is modified by a modulo increment function to produce two additional addresses (404, 406) that also address the parallel memory blocks (308, 310). With such a method and apparatus, four simultaneous memory reads can occur, effectively doubling the memory access bandwidth in the DSP system (500) without modification of the AGU (102) or program controller (510).
    Type: Grant
    Filed: June 2, 1995
    Date of Patent: August 19, 1997
    Assignee: Motorola, Inc.
    Inventors: Brian T. Kelley, Tan Nhat Dao, Duncan Fisher