Patents by Inventor Eric Lindstadt

Eric Lindstadt has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210350870
    Abstract: A memory controller generates error codes associates with write data and a write address and provides the error codes over a dedicated error detection code link to a memory device during a write operation. The memory device performs error detection, and in some cases correction, on the received write data and write address based on the error codes. If no uncorrectable errors are detected, the memory device furthermore stores the error codes in association with the write data. On a read operation, the memory device outputs the error codes over the error detection code link to the memory controller together with the read data. The memory controller performs error detection, and in some cases correction, on the received read data based on the error codes.
    Type: Application
    Filed: August 30, 2019
    Publication date: November 11, 2021
    Inventors: Frederick A. Ware, John Eric Lindstadt
  • Publication number: 20180329185
    Abstract: An imaging system includes a phase grating overlying a two-dimensional array of pixels, which may be thermally sensitive pixels for use in infrared imaging. The phase grating comprises a two-dimensional array of identical subgratings that define a system of Cartesian coordinates. The subgrating and pixel arrays are sized and oriented such that the pixels are evenly distributed with respect to the row and column intersections of the subgratings. The location of each pixel thus maps to a unique location beneath a virtual archetypical subgrating. Portions of the phase grating extend beyond the edges of the pixels array to interference pattern in support of Fourier-domain imaging.
    Type: Application
    Filed: November 3, 2016
    Publication date: November 15, 2018
    Inventors: Patrick R. Gill, David G. Stork, John Eric Lindstadt
  • Publication number: 20180053544
    Abstract: A memory system includes dynamic random-access memory (DRAM) component that include interconnected and redundant component data interfaces. The redundant interfaces facilitate memory interconnect topologies that accommodate considerably more DRAM components per memory channel than do traditional memory systems, and thus offer considerably more memory capacity per channel, without concomitant reductions in signaling speeds. Each DRAM component includes multiplexers that allow either of the data interfaces to write data to or read data from a common set of memory banks, and to selectively relay write and read data to and from other components, bypassing the local banks. Delay elements can impose selected read/write delays to align read and write transactions from and to disparate DRAM components.
    Type: Application
    Filed: February 22, 2016
    Publication date: February 22, 2018
    Inventors: Frederick A. WARE, Ely K. TSERN, John Eric LINDSTADT, Thomas J. GIOVANNINI, Scott C. BEST, Kenneth L. WRIGHT
  • Patent number: 9515204
    Abstract: A memory controller comprises a command interface to transmit a memory command to a plurality of memory devices associated with the memory controller. The memory controller also comprises an acknowledgement interface to receive an acknowledgment status packet from the plurality of memory devices over a shared acknowledgement link coupled between the memory controller and the plurality of memory devices, the acknowledgement status packet indicating whether the command was received by the plurality of memory devices. In addition, the memory controller comprises a memory controller core to decode the acknowledgment status packet to identify a portion of the acknowledgement status packet corresponding to each of the plurality of memory devices.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: December 6, 2016
    Assignee: Rambus Inc.
    Inventors: Yohan Frans, Simon Li, Eric Lindstadt, Jun Kim
  • Publication number: 20140293102
    Abstract: Pixel circuits in an image sensor are sampled repetitively during an image frame period. At each sampling, a signal indicative of the photocharge integrated by a pixel circuit since last reset is compared to a threshold. If the integrated photocharge signal has not reached the threshold, the pixel circuit is permitted to continue integrating photocharge. If the integrated photocharge signal has reached the threshold, the pixel circuit is reset to remove integrated photocharge and photocharge integration for that pixel circuit is restarted. A corresponding pixel circuit value is recorded for the reset pixel circuit.
    Type: Application
    Filed: November 8, 2012
    Publication date: October 2, 2014
    Inventors: Thomas Vogelsang, David Geoffrey Stork, John Eric Lindstadt, James E. Harris
  • Publication number: 20140047158
    Abstract: A memory controller comprises a command interface to transmit a memory command to a plurality of memory devices associated with the memory controller. The memory controller also comprises an acknowledgement interface to receive an acknowledgment status packet from the plurality of memory devices over a shared acknowledgement link coupled between the memory controller and the plurality of memory devices, the acknowledgement status packet indicating whether the command was received by the plurality of memory devices. In addition, the memory controller comprises a memory controller core to decode the acknowledgment status packet to identify a portion of the acknowledgement status packet corresponding to each of the plurality of memory devices.
    Type: Application
    Filed: March 14, 2013
    Publication date: February 13, 2014
    Inventors: Yohan Frans, Simon Li, Eric Lindstadt, Jun Kim
  • Publication number: 20130235649
    Abstract: Disclosed is a memory including a plurality of resistive change memory cells, including at least a first group and a second group of the memory cells and a comparison circuit configured to conduct a direct relative comparison of a remaining endurance of the first group of memory cells to a remaining endurance of the second group of memory cells.
    Type: Application
    Filed: March 7, 2013
    Publication date: September 12, 2013
    Applicant: RAMBUS INC.
    Inventors: Eric Lindstadt, Brent Steven Haukness, J. James Tringali