Patents by Inventor Ervin Hill

Ervin Hill has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8072022
    Abstract: Embodiments of an apparatus and methods for providing improved flash memory cell characteristics are generally described herein. Other embodiments may be described and claimed.
    Type: Grant
    Filed: December 24, 2008
    Date of Patent: December 6, 2011
    Assignee: Intel Corporation
    Inventors: Pranav Kalavade, Krishna Parat, Ervin Hill, Kiran Pangal
  • Publication number: 20100155807
    Abstract: Embodiments of an apparatus and methods for providing improved flash memory cell characteristics are generally described herein. Other embodiments may be described and claimed.
    Type: Application
    Filed: December 24, 2008
    Publication date: June 24, 2010
    Inventors: Pranav Kalavade, Krishna Parat, Ervin Hill, Kiran Pangal
  • Publication number: 20050215039
    Abstract: A method of forming a thin film stack on a substrate, wherein the thin film stack includes at least a polysilicon layer and an oxide layer; forming a hardmask layer on the thin film stack; forming an anti-reflective coating (ARC) layer on the hardmask layer; patterning the ARC layer; etching the hardmask layer using the patterned ARC layer as a mask; and etching the thin film stack using the hardmask layer as a mask.
    Type: Application
    Filed: March 24, 2004
    Publication date: September 29, 2005
    Inventors: Ervin Hill, Oleh Karpenko, Gordon McGarvey, Linda Marquez
  • Publication number: 20050098821
    Abstract: A method of forming high performance logic transistors and high density flash transistors on a single substrate is disclosed. In one embodiment, the method comprises: forming a logic gate stack in a logic region on a substrate, forming a flash memory gate stack in a flash region on the substrate, depositing a hardmask layer over the logic gate stack and over the flash memory gate stack, patterning the hardmask in the logic region so that areas of hardmask remain where logic gates are desired, patterning the flash gate stack in the flash region to form flash memory gates, and etching the logic gate stack using the remaining hardmask as a mask to form logic gates.
    Type: Application
    Filed: November 10, 2003
    Publication date: May 12, 2005
    Inventors: Henry Chao, Ervin Hill