Patents by Inventor Eugene S. Schlig

Eugene S. Schlig has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6777712
    Abstract: A pixel circuit comprises an organic light emitting diode (OLED), and a static memory for storing data that represents an operational state of the OLED. In alternative embodiments, a pixel circuit may include a complementary metal oxide semiconductor (CMOS) circuit for controlling the OLED, a protection circuit for protecting the CMOS circuit from an over-voltage condition, and a current source with a field effect transistor (FET) having a static gate to source voltage that is greater than a threshold voltage of the FET.
    Type: Grant
    Filed: March 18, 2003
    Date of Patent: August 17, 2004
    Assignee: International Business Machines Corporation
    Inventors: James Lawrence Sanford, Eugene S. Schlig
  • Publication number: 20030179626
    Abstract: A pixel circuit comprises an organic light emitting diode (OLED), and a static memory for storing data that represents an operational state of the OLED. In alternative embodiments, a pixel circuit may include a complementary metal oxide semiconductor (CMOS) circuit for controlling the OLED, a protection circuit for protecting the CMOS circuit from an over-voltage condition, and a current source with a field effect transistor (FET) having a static gate to source voltage that is greater than a threshold voltage of the FET.
    Type: Application
    Filed: March 18, 2003
    Publication date: September 25, 2003
    Applicant: International Business Machines Corporation
    Inventors: James Lawrence Sanford, Eugene S. Schlig
  • Patent number: 6580657
    Abstract: A pixel circuit comprises an organic light emitting diode (OLED), and a static memory for storing data that represents an operational state of the OLED. In alternative embodiments, a pixel circuit may include a complementary metal oxide semiconductor (CMOS) circuit for controlling the OLED, a protection circuit for protecting the CMOS circuit from an over-voltage condition, and a current source with a field effect transistor (FET) having a static gate to source voltage that is greater than a threshold voltage of the FET.
    Type: Grant
    Filed: January 4, 2001
    Date of Patent: June 17, 2003
    Assignee: International Business Machines Corporation
    Inventors: James Lawrence Sanford, Eugene S. Schlig
  • Publication number: 20020084463
    Abstract: A pixel circuit comprises an organic light emitting diode (OLED), and a static memory for storing data that represents an operational state of the OLED. In alternative embodiments, a pixel circuit may include a complementary metal oxide semiconductor (CMOS) circuit for controlling the OLED, a protection circuit for protecting the CMOS circuit from an over-voltage condition, and a current source with a field effect transistor (FET) having a static gate to source voltage that is greater than a threshold voltage of the FET.
    Type: Application
    Filed: January 4, 2001
    Publication date: July 4, 2002
    Applicant: International Business Machines Corporation
    Inventors: James Lawrence Sanford, Eugene S. Schlig
  • Patent number: 6140990
    Abstract: An AMLCD display and bootstrapped pixel drive method incorporating pixel inversion. Each of a plurality of pixel assemblies arranged in a matrix of rows and columns includes a display element having a display electrode, and a semiconductor device having a control port, an input port and an output port, with each output port connected to a corresponding display electrode. Each of a plurality of bootstrap lines are additionally connected to a display electrodes of a plurality of rows of pixel assemblies, and a data line connects each input ports of pixels arranged along a column. A plurality of gate lines is provided with each gate line associated with a row of pixels in the matrix and connected to control ports of pixel assemblies in the row for receiving gate line pulses. The control ports of semiconductor devices associated with pixels located on two adjacent rows are alternately connected to either one of two associated gate lines in an interleaved fashion.
    Type: Grant
    Filed: October 16, 1998
    Date of Patent: October 31, 2000
    Assignee: International Business Machines Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 5719523
    Abstract: A threshold correcting reference voltage generator in which a capacitor is charged from a first voltage source to a voltage above the desired corrected reference voltage by means of a charging transistor controlled by a clock pulse. A metering transistor has its drain and gate electrodes connected to the capacitor either directly or through a blocking transistor. The source of the metering transistor is connected to a second voltage source which has a value below the desired corrected reference voltage. The charging transistor is then turned off and the blocking transistor, if present, turns on. Charge flows from the source to the drain of the metering transistor, reducing the capacitor voltage until the metering transistor just turns off. At this point the capacitor voltage is higher than the second voltage source by the threshold voltage of the metering transistor.
    Type: Grant
    Filed: November 12, 1996
    Date of Patent: February 17, 1998
    Assignee: International Business Machines Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 5457415
    Abstract: A circuit for sampling monotonic input voltage changes and holding an output precisely derived from the sampled input change. The output change may be of the same polarity as the input, or inverted, and in the inverting mode of operation may exhibit highly accurate gain or attenuation. A single complementary metal-oxide-semiconductor (CMOS) embodiment may be configured to operate with positive or negative input changes and to present normal or inverted outputs, according to the application of various clock or control signals. Alternatively, subsets of that circuit provide subsets of the operating modes. The circuit operates by adding measured amounts of charge to, or removing it from a capacitor under the control of the input signal. Additional functional capabilities are capture and hold of input maximum or minimum, and accurate setting or restoration of the dc level of the output.
    Type: Grant
    Filed: October 30, 1992
    Date of Patent: October 10, 1995
    Assignee: International Business Machines Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 5426430
    Abstract: A data line driver circuit having application in active matrix displays, such as thin-film transistor liquid crystal displays, uses charge metering techniques to achieve high precision and analog pipelining. Pipelining permits both the digital-analog conversion function and the presentation of the analog output to the display data line each to occupy most of the display's line time. The requirement of liquid crystals for periodic inversion of the net applied voltage is accommodated either by the circuits alone or with the display common electrode driven by a square wave.
    Type: Grant
    Filed: October 14, 1994
    Date of Patent: June 20, 1995
    Assignee: International Business Machines Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 5400028
    Abstract: A D/A converter which develops the analog output by summing binary-weighted packets of electrical charge. Charge metering techniques are used to generate and sum the charge packets. It is particularly suited to application in the data line driver circuits of thin-film transistor liquid crystal displays. Various embodiments use single or multiple charge packet generators, and the multiple version may generate the packets for the various bits simultaneously, For the highest speed, or else sequentially, for the largest voltage dynamic range.
    Type: Grant
    Filed: October 30, 1992
    Date of Patent: March 21, 1995
    Assignee: International Business Machines Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 5101266
    Abstract: An electronic imaging system develops red, green and blue images of a document in a single pass of the document through the system. The system includes an image sensor which has three time delay and integration (TDI) sensor arrays. Each sensor array is configured to have two optically masked rows of charge coupled devices (CCD's) for every row of CCD's that is used for imaging. The sensor arrays are arranged so that the first row of imaging CCD's on any two successive arrays are separated by a distance of an integer, K, times three times the height of a picture element (pel) of the image of the document that is projected onto the image sensor, plus or minus one pel height. The spectral component of the image of the document that is projected onto the image sensor is changed in sequence from red, to green, to blue. As the spectral component projected onto the image sensor is changed, the image of the document is scanned down the image sensor by a distance of one pel height.
    Type: Grant
    Filed: December 13, 1990
    Date of Patent: March 31, 1992
    Assignee: International Business Machines Corporation
    Inventors: Eugene S. Schlig, Ying L. Yao
  • Patent number: 5041912
    Abstract: In the present invention, a method is set forth for the generation of an average signal for the pels of a neighborhood, i.e., a matrix array, without corrupting individual pel values. The system which performs the method includes a metering circuit, an output register, and a filtering array. The metering circuit transfers a fixed proportion of charge signals representing a pel row in parallel from the CCD array to the filtering array. The remaining charge signals remain in an output register, which outputs them as representations of the individual pels of the image. One type of filtering operates by averaging over non-overlapping regions within the image. Charge signals which have been transferred by the metering circuit are added together along the vertical axis and are transferred to a vertical average register, whereupon, this value is serially shifted out of the vertical average register and into a horizontal summer. The horizontal summer adds the output charge along the horizontal axis.
    Type: Grant
    Filed: January 18, 1990
    Date of Patent: August 20, 1991
    Assignee: International Business Machines Corporation
    Inventors: Eugene S. Schlig, Ying L. Yao
  • Patent number: 4639678
    Abstract: Two unknown charge packets are stored in adjacent potential wells of equal depth in a charge coupled device. The charge packets are then merged by changing the potential on an intermediate merge electrode to remove a potential barrier between the two wells. The potential barrier is then re-established, and a current is induced through one of the electrodes which established the two wells of equal depth, and that current is integrated as a measure of the original absolute difference between the two charge packets.
    Type: Grant
    Filed: December 30, 1983
    Date of Patent: January 27, 1987
    Assignee: International Business Machines Corporation
    Inventors: Eugene S. Schlig, Savvas G. Chamberlain
  • Patent number: 4513431
    Abstract: This CCD structure comprises a substrate floating diffusion region from which an output signal is taken and a drain diffusion spaced apart from the output diffusion and from which the charge is returned. An electrode to be pulsed is placed immediately preceding the floating diffusion and a plurality of electrodes is interposed between the two diffusions. The first such electrode beyond the output floating diffusion is operated as a reset pulse gate electrode and the last such electrode before the drain diffusion is operated as a drain pulse gate electrode, while the intermediate electrode(s) have phased clock pulses applied thereto in synchronism with such phased clock pulses applied to other electrodes of the overall CCD circuit arrangement. The preceding pulsed electrode serves to extend the lower limit of the potential change of the floating diffusion.
    Type: Grant
    Filed: June 7, 1982
    Date of Patent: April 23, 1985
    Assignee: International Business Machines Corporation
    Inventors: Savvas G. Chamberlain, Eugene S. Schlig
  • Patent number: 4489309
    Abstract: A pipelined charge coupled analog to digital converter which provides a plurality of serially arranged pipelined stages that are connected to pass signal and reference charge packets from stage to stage in a serial progression. The pipelined analog to digital converter includes one stage for each bit desired in the output bit stream, and thus, an analog to digital converter providing an n bit digital word corresponding to the input analog signal charge, includes n stages. While the time necessary to perform the analog to digital conversion is the sum of operating times of all the stages, because the converter is pipelined, each successive n bit digital word representing a different successive charge packet is produced succeeding a preceding digital word representing a preceding signal charge packet, by a delay equal to the processing time of only a single stage.
    Type: Grant
    Filed: June 30, 1981
    Date of Patent: December 18, 1984
    Assignee: IBM Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 4375059
    Abstract: A charge coupled device analog-to-digital converter includes a plurality of charge storage stages that are arranged in a serial pipeline register and are connected to pass input source charges from stage to stage down the pipeline register. A reference charge generator and a charge splitter at each stage generate two fixed reference signals. The first of the reference signals is compared by a comparator to a source charge that is temporarily stored at the stage. The comparator generates a binary 1 if the source charge is greater than or equal to the first reference charge and a binary 0 if the source charge is less than the first reference charge. If a binary 1 is generated, only the stored contents of the stage pass to the next successive stage. However, if a binary 0 is generated, the charge contents of the stage is passed to a next successive stage and the second reference charge is also passed by a transfer gate to the next successive stage, where the charges are combined.
    Type: Grant
    Filed: April 25, 1980
    Date of Patent: February 22, 1983
    Assignee: IBM Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 4280197
    Abstract: A multiple access store having bipolar monolithic memory cells. Each cell includes a memory flip-flop comprised of cross-connected NPN transistors. A single concurrent read and write for each cell is achieved by a pair of accessing transistors, one accessing transistor of the pair connected at its base to the base of one of the flip-flop transistors and the other accessing transistor of the pair connected at its base to the base of the other of the flip-flop transistors. Each accessing transistor of an accessing transistor pair is connected at its collector to an associated bit/sense line. The emitter of each of the accessing transistors of an accessing transistor pair are connected together and the connected emitters are connected to a device that supplies a current supply to the emitters in response to a word signal.
    Type: Grant
    Filed: December 7, 1979
    Date of Patent: July 21, 1981
    Assignee: IBM Corporation
    Inventor: Eugene S. Schlig
  • Patent number: 4264921
    Abstract: A color facsimile transmission apparatus wherein a beam of white light is dispersed into component colors by a prism. The color dispersed bands of illumination are focused to irradiate a portion of a moving document. The reflected, colored light from the document is focused on the surface of three charge coupled devices (CCDs) so that the red illuminating band irradiates a first CCD and the green and blue bands respectively irradiate the second and third CCDs. The movement of the document causes each line of the document to scroll through the illuminating band over each of the CCDs. The CCDs are operated in the time delay and integration mode to generate charge packets corresponding to the picture elements of the red, green and blue component line images of each line of the document.
    Type: Grant
    Filed: June 29, 1979
    Date of Patent: April 28, 1981
    Assignee: International Business Machines Corporation
    Inventors: Keith S. Pennington, Eugene S. Schlig, James M. White
  • Patent number: 4236830
    Abstract: A charge coupled device having an interface for the transfer of charge packets between a multi-phase, multi-level parallel register and serial register. Clock-phase distribution electrodes are disposed at the interface between the serial register and the parallel register to isolate the interface ends of the phase electrodes of the serial register from the associated interface side of a parallel register electrode. Thick oxide isolation regions are positioned along the parallel register to define parallel charge transfer channels and corresponding interface charge transfer channels that have substantially the same width as the parallel charge transfer channels. The interface charge transfer channels are used to pass charge packets from the parallel charge transfer channels of the parallel register to at least two corresponding phases of the serial register.
    Type: Grant
    Filed: December 29, 1978
    Date of Patent: December 2, 1980
    Assignee: International Business Machines Corporation
    Inventor: Eugene S. Schlig