Patents by Inventor Evan Ezra Davidson

Evan Ezra Davidson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6268238
    Abstract: A three dimensional packaging architecture for ultimate high performance computers and methods for fabricating thereof are described. The packgage allows very dense packaging of multiple integrated circuit chips for minimum communication distances and maximum clock speeds of the computer. The packaging structure is formed from a plurality of subassemblies. Each subassembly is formed from a substrate which has on at least one side thereof at least one integrated circuit device. Between adjacent subassemblies there is disposed a second substrate. There are electrical interconnection means to electrically interconnect contact locations on the subassembly to contact locations on the second substrate. The electrical interconnection means can be solder mounds, wire bonds and the like. The first substrate provides electrical signal intercommunication between the electronic devices and each subassembly. The second substrate provides ground and power distribution to the plurality of subassemblies.
    Type: Grant
    Filed: July 8, 1998
    Date of Patent: July 31, 2001
    Assignee: International Business Machines Corporation
    Inventors: Evan Ezra Davidson, David Andrew Lewis, Jane Margaret Shaw, Alfred Viehbeck, Janusz Stanislaw Wilczynski
  • Patent number: 5935687
    Abstract: A three dimensional packaging architecture for ultimate high performance computers and methods for fabricating thereof are described. The package allows very dense packaging of multiple integrated circuit chips for minimum communication distances and maximum clock speeds of the computer. The packaging structure is formed from a plurality of subassemblies. Each subassembly is formed from a substrate which has on at least one side thereof at least one integrated circuit device. Between adjacent subassemblies there is disposed a second substrate. There are electrical interconnection means to electrically interconnect contact locations on the subassembly to contact locations on the second substrate. The electrical interconnection means can be solder mounds, wire bonds and the like. The first substrate provides electrical signal intercommunication between the electronic devices and each subassembly. The second substrate provides ground and power distribution to the plurality of subassemblies.
    Type: Grant
    Filed: November 6, 1995
    Date of Patent: August 10, 1999
    Assignee: International Business Machines Corporation
    Inventors: Evan Ezra Davidson, David Andrew Lewis, Jane Margaret Shaw, Alfred Viehbeck, Janusz Stanislaw Wilczynski
  • Patent number: 5817986
    Abstract: A three dimensional packaging architecture for ultimate high performance computers and methods for fabricating thereof are described. The package allows very dense packaging of multiple integrated circuit chips for minimum communication distances and maximum clock speeds of the computer. The packaging structure is formed from a plurality of subassemblies. Each subassembly is formed from a substrate which has on at least one side thereof at least one integrated circuit device. Between adjacent subassemblies there is disposed a second substrate. There are electrical interconnection means to electrically interconnect contact locations on the subassembly to contact locations on the second substrate. The electrical interconnection means can be solder mounds, wire bonds and the like. The first substrate provides electrical signal intercommunication between the electronic devices and each subassembly. The second substrate provides ground and power distribution to the plurality of subassemblies.
    Type: Grant
    Filed: August 20, 1996
    Date of Patent: October 6, 1998
    Assignee: International Business Machines Corporation
    Inventors: Evan Ezra Davidson, David Andrew Lewis, Jane Margaret Shaw, Alfred Viehbeck, Janusz Stanislaw Wilczynski
  • Patent number: 5639163
    Abstract: A pair of on-chip thermal sensing diodes are formed together and interconnected with a common cathode to form a differential sensing pair. A pair of precision resistors external to the chip generates two constant currents, one for each diode, with a ratio of one to the other on the order of 100 to 1. The precision resistor values are selected so that variations about the nominal values of metal and via resistances between the diode contacts and the chip contact pads (e.g. C4 contacts) are negligible compared to the precision resistor values. Leads, connected respectively to two pads on the chip, couple a differential output of the anode voltages of the diode pair to the input of a high impedance amplifier.
    Type: Grant
    Filed: November 14, 1994
    Date of Patent: June 17, 1997
    Assignee: International Business Machines Corporation
    Inventors: Evan Ezra Davidson, Francis Edward Bosco, Charles Kyriakos Vakirtzis