Patents by Inventor Farhad Iryami

Farhad Iryami has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7360065
    Abstract: A synchronous network traffic processor that synchronously processes, analyzes and generates data for high-speed network protocols, on a wire-speed, word-by-word basis. The synchronous network processor is protocol independent and may be programmed to convert protocols on the fly. An embodiment of the synchronous network processor described has a low gate count and can be easily implemented using programmable logic. An appropriately programmed synchronous network traffic processor may replace modules traditionally implemented with hard-wired logic or ASIC.
    Type: Grant
    Filed: April 11, 2005
    Date of Patent: April 15, 2008
    Assignee: Finisar Corporation
    Inventors: Paul R. Gentieu, Tom Acquistapace, Farhad Iryami
  • Patent number: 7032139
    Abstract: The present invention is a bit error rate tester that may operate on network paths having devices that add or drop idles within a transmitted bit sequence. In particular, the bit sequence determines whether a received bit sequence is synchronized. If the received sequence is not synchronized or if a certain event/threshold is reached, then the bit error rate tester re-synchronizes the sequence prior to analysis. Also, the bit error rate detector is able to operate on high-speed networks and provide bit granularity measurements.
    Type: Grant
    Filed: June 24, 2002
    Date of Patent: April 18, 2006
    Assignee: Finisar Corporation
    Inventors: Farhad Iryami, Paul Gentieu
  • Patent number: 6975395
    Abstract: A handheld optical unit is disclosed to measure optical characteristics of an optical input. A personal digital assistant is mounted to a housing to serve as a host computer for an optical spectrum analyzer disposed within the housing.
    Type: Grant
    Filed: December 11, 2002
    Date of Patent: December 13, 2005
    Assignee: Finisar Corporation
    Inventors: Paul Gentieu, Craig Howard, Farhad Iryami
  • Publication number: 20050198477
    Abstract: A synchronous network traffic processor that synchronously processes, analyzes and generates data for high-speed network protocols, on a wire-speed, word-by-word basis. The synchronous network processor is protocol independent and may be programmed to convert protocols on the fly. An embodiment of the synchronous network processor described has a low gate count and can be easily implemented using programmable logic. An appropriately programmed synchronous network traffic processor may replace modules traditionally implemented with hard-wired logic or ASIC.
    Type: Application
    Filed: April 11, 2005
    Publication date: September 8, 2005
    Inventors: Paul Gentieu, Tom Acquistapace, Farhad Iryami
  • Patent number: 6880070
    Abstract: A synchronous network traffic processor that synchronously processes, analyzes and generates data for high-speed network protocols, on a wire-speed, word-by-word basis. The synchronous network processor is protocol independent and may be programmed to convert protocols on the fly. An embodiment of the synchronous network processor described has a low gate count and can be easily implemented using programmable logic. An appropriately programmed synchronous network traffic processor may replace modules traditionally implemented with hard-wired logic or ASIC.
    Type: Grant
    Filed: October 12, 2001
    Date of Patent: April 12, 2005
    Assignee: Finisar Corporation
    Inventors: Paul R. Gentieu, Tom Acquistapace, Farhad Iryami
  • Publication number: 20020126705
    Abstract: A synchronous network traffic processor that synchronously processes, analyzes and generates data for high-speed network protocols, on a wire-speed, word-by-word basis. The synchronous network processor is protocol independent and may be programmed to convert protocols on the fly. An embodiment of the synchronous network processor described has a low gate count and can be easily implemented using programmable logic. An appropriately programmed synchronous network traffic processor may replace modules traditionally implemented with hard-wired logic or ASIC.
    Type: Application
    Filed: October 12, 2001
    Publication date: September 12, 2002
    Inventors: Paul R. Gentieu, Tom Acquistapace, Farhad Iryami
  • Patent number: 6268808
    Abstract: A data modifier including a trigger subsystem and a modification subsystem. The trigger subsystem generates a trigger signal when it detects the presence of a user predefined pattern in an input data stream. The modification subsystem responds to the trigger signal by altering user specified portions of a first input datum of the input data stream to create a corresponding output datum having a fixed, real-time delay with respect to the first input datum.
    Type: Grant
    Filed: June 8, 1999
    Date of Patent: July 31, 2001
    Assignee: Finisar Corporation
    Inventors: Farhad Iryami, Mark Farley