Patents by Inventor Frank Carr

Frank Carr has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7139547
    Abstract: A direct conversion satellite tuner is fully integrated on a common substrate. The integrated tuner receives an RF signal having a plurality of channels and down-converts a selected channel directly to baseband for further processing. The integrated tuner includes on-chip local oscillator generation, tunable baseband filters, and DC Offset cancellation. The integrated tuner can be implemented in a completely differential I/Q configuration for improved electrical performance. The entire direct conversion satellite tuner can be fabricated on a single semiconductor substrate using standard CMOS processing, with minimal off-chip components. The tuner configuration described herein is not limited to processing TV signals, and can be utilized to down-convert other RF signals to an IF frequency or baseband.
    Type: Grant
    Filed: November 29, 2001
    Date of Patent: November 21, 2006
    Assignee: Broadcom Corporation
    Inventors: Myles Wakayama, Dana Vincent Laub, Frank Carr, Afshin Mellati, David S. P. Ho, Hsiang-Bin Lee, Chun-Ying Chen, James Y. C. Chang, Lawrence M. Burns, Young Joon Shin, Patrick Pai, Iconomos A. Koullias, Ron Lipka, Luke Thomas Steigerwald, Alexandre Kral
  • Patent number: 7109781
    Abstract: A compensation circuit compensates for the variation in the internal resistance of a multi-track inductor over temperature. The compensation circuit includes a dummy inductor that has the same temperature dependent resistance as that of the multi-track inductor that is to be compensated. A first field effect transistor is placed in series with the multi-track inductor that is to be compensated, and a second field effect transistor is placed in series with the dummy inductor, where the gates of the FETs are tied together. A control circuit provides a constant current for the dummy inductor and detects any changes in voltage of the dummy inductor over temperature. The control circuit includes a feedback loop that controls the gate voltage of both first and second FETs so as to compensate for the temperature dependent inductor resistance variations of both the dummy inductor and the multi-track inductor that is to be compensated.
    Type: Grant
    Filed: November 25, 2002
    Date of Patent: September 19, 2006
    Assignee: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr
  • Patent number: 7106388
    Abstract: An integrated communications system. A substrate having a receiver disposed on the substrate for converting a received signal to an IF signal, a digital IF demodulator disposed on the substrate and coupled to the receiver for converting the IF signal to a demodulated baseband signal, and a transmitter disposed on the substrate operating in cooperation with the receiver to establish a two way communications path.
    Type: Grant
    Filed: December 15, 2000
    Date of Patent: September 12, 2006
    Assignee: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Myles H. Wakayama, Steven Jaffe, Frank Carr, Arnoldus Venes, Peter R. Kinget, Daniel J. Marz, Thinh Nguyen
  • Patent number: 7095283
    Abstract: An integrated power combiner is disclosed. The power combiner includes a first circular geometry primary winding having one or more inductive elements, such as an active winding with one or more driver stages. A circular geometry secondary winding is disposed adjacent to the first primary winding, such as an active winding with one or more driver stages. A second circular geometry primary winding is disposed adjacent to the secondary winding and has one or more inductive elements. One or more connections are provided between one or more of the inductive elements of the first circular geometry primary winding and one or more of the inductive elements of the second circular geometry primary winding.
    Type: Grant
    Filed: October 28, 2004
    Date of Patent: August 22, 2006
    Assignee: Axiom Microdevices, Inc.
    Inventors: Scott D. Kee, Ichiro Aoki, Hui Wu, Seyed-Ali Hajimiri, Frank Carr, Rabul Magoon, Alexandre Kral, Afshin Mellati, Florian Bohn, Donald McClymont
  • Patent number: 7092043
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Grant
    Filed: November 12, 1999
    Date of Patent: August 15, 2006
    Assignee: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr, Christopher M. Ward, Ralph Duncan, Tom W. Kwan, James Y. C. Chang, Haideh Khorramabadi
  • Publication number: 20060099216
    Abstract: Disclosed is a chimaeric polypeptide comprising: a binding portion having specific binding affinity for a eukaryotic target cell surface component and an effector portion comprising an amino acid sequence capable of exerting a biological effect; whereby binding of the polypeptide to the cell surface component induces internalisation of at least the effector portion so as to allow the amino acid sequence to exert its biological effect, together with a vaccine comprising the chimaeric polypeptide of the invention, and a method of modulating the immune response of a human or animal subject.
    Type: Application
    Filed: September 27, 2005
    Publication date: May 11, 2006
    Applicant: Biovation Limited
    Inventors: Donald Nicholas Cardy, Frank Carr
  • Publication number: 20060017538
    Abstract: A distributed active transformer on a semiconducting substrate is provided. The distributed active transformer includes an outer primary, a secondary disposed adjacent to the outer primary, and an inner primary disposed adjacent to the outer primary and the secondary. A plurality of first three terminal devices is coupled to the outer primary at a plurality of locations. A plurality of second three terminal devices coupled to the inner primary at a plurality of locations, and each second three terminal device is disposed opposite from and coupled to one of the plurality of first three terminal devices. A plurality of power control actuation circuits is also provided, where each power control actuation circuit is coupled to one of the first three terminal devices and the second three terminal devices.
    Type: Application
    Filed: March 31, 2005
    Publication date: January 26, 2006
    Inventors: Rahul Magoon, Scott Kee, Ichiro Aoki, Frank Carr, Hui Wu, Jerry Twomey, Seyed-Ali Hajimiri
  • Publication number: 20050200420
    Abstract: An integrated power combiner is disclosed. The power combiner includes a first circular geometry primary winding having one or more inductive elements, such as an active winding with one or more driver stages. A circular geometry secondary winding is disposed adjacent to the first primary winding, such as an active winding with one or more driver stages. A second circular geometry primary winding is disposed adjacent to the secondary winding and has one or more inductive elements. One or more connections are provided between one or more of the inductive elements of the first circular geometry primary winding and one or more of the inductive elements of the second circular geometry primary winding.
    Type: Application
    Filed: October 28, 2004
    Publication date: September 15, 2005
    Inventors: Scott Kee, Ichiro Aoki, Hui Wu, Seyed-Ali Hajimiri, Frank Carr, Rahul Magoon, Alexandre Kral, Afshin Mellati, Florian Bohn, Donald McClymont
  • Publication number: 20050189995
    Abstract: An integrated power combiner is disclosed. The power combiner includes a first circular geometry primary winding having one or more inductive elements, such as an active winding with one or more driver stages. A circular geometry secondary winding is disposed adjacent to the first primary winding, such as an active winding with one or more driver stages. A second circular geometry primary winding is disposed adjacent to the secondary winding and has one or more inductive elements. One or more connections are provided between one or more of the inductive elements of the first circular geometry primary winding and one or more of the inductive elements of the second circular geometry primary winding.
    Type: Application
    Filed: October 28, 2004
    Publication date: September 1, 2005
    Inventors: Scott Kee, Ichiro Aoki, Hui Wu, Seyed-Ali Hajimiri, Frank Carr, Rahul Magoon, Alexandre Kral, Afshin Mellati, Florian Bohn, Donald McClymont
  • Publication number: 20050184813
    Abstract: An integrated power combiner is disclosed. The power combiner includes a first circular geometry primary winding having one or more inductive elements, such as an active winding with one or more driver stages. A circular geometry secondary winding is disposed adjacent to the first primary winding, such as an active winding with one or more driver stages. A second circular geometry primary winding is disposed adjacent to the secondary winding and has one or more inductive elements. One or more connections are provided between one or more of the inductive elements of the first circular geometry primary winding and one or more of the inductive elements of the second circular geometry primary winding.
    Type: Application
    Filed: October 28, 2004
    Publication date: August 25, 2005
    Inventors: Scott Kee, Ichiro Aoki, Hui Wu, Seyed-Ali Hajimiri, Frank Carr, Rahul Magoon, Alexandre Kral, Afshin Mellati, Florian Bohn, Donald McClymont
  • Publication number: 20050153677
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Application
    Filed: February 4, 2005
    Publication date: July 14, 2005
    Applicant: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr
  • Publication number: 20050113053
    Abstract: A translational-loop transmitter includes a local oscillator (LO) generator for generating first and second LO signals, a modulator for generating a modulated reference signal using the second LO signal, and an offset phase-locked-loop (PLL) for phase-locking an output signal to the reference signal, and for tuning the output signal in accordance with the first LO signal. The PLL includes an offset mixer in a feedback path of the PLL, and operates in accordance with a frequency plan that minimizes the effects of on- and off-channel spurs at the output of the offset mixer.
    Type: Application
    Filed: November 22, 2004
    Publication date: May 26, 2005
    Inventors: Hong Shi, Frank Carr
  • Patent number: 6868261
    Abstract: A translational-loop transmitter includes a local oscillator (LO) generator for generating first and second LO signals, a modulator for generating a modulated reference signal using the second LO signal, and an offset phase-locked-loop (PLL) for phase-locking an output signal to the reference signal, and for tuning the output signal in accordance with the first LO signal. The PLL includes an offset mixer in a feedback path of the PLL, and operates in accordance with a frequency plan that minimizes the effects of on- and off-channel spurs at the output of the offset mixer.
    Type: Grant
    Filed: March 29, 2002
    Date of Patent: March 15, 2005
    Assignee: Broadcom Corporation
    Inventors: Hong Shi, Frank Carr
  • Patent number: 6865381
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Grant
    Filed: March 17, 2003
    Date of Patent: March 8, 2005
    Assignee: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr
  • Publication number: 20030194978
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Application
    Filed: May 19, 2003
    Publication date: October 16, 2003
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr
  • Publication number: 20030162521
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Application
    Filed: March 17, 2003
    Publication date: August 28, 2003
    Applicant: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr
  • Patent number: 6591091
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Grant
    Filed: November 12, 1999
    Date of Patent: July 8, 2003
    Assignee: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr
  • Publication number: 20030107427
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Application
    Filed: November 25, 2002
    Publication date: June 12, 2003
    Applicant: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr
  • Publication number: 20030092414
    Abstract: A translational-loop transmitter includes a local oscillator (LO) generator for generating first and second LO signals, a modulator for generating a modulated reference signal using the second LO signal, and an offset phase-locked-loop (PLL) for phase-locking an output signal to the reference signal, and for tuning the output signal in accordance with the first LO signal. The PLL includes an offset mixer in a feedback path of the PLL, and operates in accordance with a frequency plan that minimizes the effects of on- and off-channel spurs at the output of the offset mixer.
    Type: Application
    Filed: March 29, 2002
    Publication date: May 15, 2003
    Inventors: Hong Shi, Frank Carr
  • Patent number: 6549766
    Abstract: An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programable attenuation and a programable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator.
    Type: Grant
    Filed: January 29, 2001
    Date of Patent: April 15, 2003
    Assignee: Broadcom Corporation
    Inventors: Pieter Vorenkamp, Klaas Bult, Frank Carr