Patents by Inventor Franz Hellwig

Franz Hellwig has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7443742
    Abstract: A memory arrangement for processing data comprises a memory, an interface operatively coupled to the memory, a DLL circuit and at least one register device comprising a data input and a clock input. Read data is applied to the interface in response to a read access to the memory. An RDT clock signal, which is derived from an internal clock signal and is in synchronism with the read data, is permanently applied to the interface. The DLL circuit provides a delayed clock signal defining a optimum sampling time for the read data as a signal obtained by comparing the internal clock signal with the RDT clock signal and shifting the obtained signal if at least one of a set-up time or a hold time is violated. The data input of said at least one register device is connected to the interface and the delayed clock signal is applied to the clock input of the at least one register device in order to sample the read data.
    Type: Grant
    Filed: December 23, 2005
    Date of Patent: October 28, 2008
    Assignee: Infineon Technologies AG
    Inventor: Franz Hellwig
  • Publication number: 20060203603
    Abstract: A memory arrangement for processing data comprises a memory, an interface operatively coupled to the memory, a DLL circuit and at least one register device comprising a data input and a clock input. Read data is applied to the interface in response to a read access to the memory. An RDT clock signal, which is derived from an internal clock signal and is in synchronism with the read data, is permanently applied to the interface. The DLL circuit provides a delayed clock signal defining a optimum sampling time for the read data as a signal obtained by comparing the internal clock signal with the RDT clock signal and shifting the obtained signal if at least one of a set-up time or a hold time is violated. The data input of said at least one register device is connected to the interface and the delayed clock signal is applied to the clock input of the at least one register device in order to sample the read data.
    Type: Application
    Filed: December 23, 2005
    Publication date: September 14, 2006
    Applicant: Infineon Technologies AG
    Inventor: Franz Hellwig