Patents by Inventor Geordie M. Braceras

Geordie M. Braceras has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7724565
    Abstract: A design structure embodied in a machine readable medium used in a design process for small signal sensing during a read operation of a static random access memory (SRAM) cell includes coupling a pair of complementary sense amplifier data lines to a corresponding pair of complementary bit lines associated with the SRAM cell, and setting a sense amplifier so as to amplify a signal developed on the sense amplifier data lines, wherein the bit line pair remains coupled to the sense amplifier data lines at the time the sense amplifier is set.
    Type: Grant
    Filed: September 6, 2007
    Date of Patent: May 25, 2010
    Assignee: International Business Machines Corporation
    Inventors: John E. Barth, Jr., Geordie M. Braceras, Harold Pilo
  • Patent number: 7464217
    Abstract: A design structure for content addressable memory including a first array of memory cells, and a second array of memory cells. A search logic circuit is configured to prevent a discharge of the second array of memory cells when a search of the first array of memory cells finds certain data.
    Type: Grant
    Filed: September 6, 2007
    Date of Patent: December 9, 2008
    Assignee: International Business Machines Corporation
    Inventors: Geordie M. Braceras, Robert E. Busch
  • Publication number: 20070291561
    Abstract: The present invention provides an apparatus and method to reduce the power in memory devices in general and, in particular, static random access memory (SRAM) arrays featuring Sense Amplifier Assist (SAA) circuitry. In particular, the present invention is an apparatus and method that limits the implementation of the SAA circuitry to SRAM array blocks that do not meet the application voltage requirements.
    Type: Application
    Filed: June 14, 2006
    Publication date: December 20, 2007
    Inventors: Geordie M. Braceras, Harold Pilo, Fred J. Towter
  • Patent number: 6687144
    Abstract: A high-reliability content & addressable memory using a shadow content-addressable memory (CAM) array in parallel with a primary CAM array to increase the reliability of CAM searches. The reliability of CAM searches has been less than desired because of random environmental influences that corrupt data. The shadow CAM is written, read, and searched in parallel with the primary CAM. The search results from the parallel searches are compared and, if identical, are declared valid. If the search results are not equal, corrective action is initiated. The high-reliability content-addressable memory may be used with or without priority encoders.
    Type: Grant
    Filed: May 6, 2003
    Date of Patent: February 3, 2004
    Assignee: International Business Machines Corporation
    Inventors: Kevin A. Batson, Geordie M Braceras, Robert E. Busch, Gary S. Koch
  • Patent number: 6650561
    Abstract: A high-reliability content-addressable memory using a shadow content-addressable memory (CAM) array in parallel with a primary CAM array to increase the reliability of CAM searches. The reliability of CAM searches has been less than desired because of random environmental influences that corrupt data. The shadow CAM is written, read, and searched in parallel with the primary CAM. The search results from the parallel searches are compared and, if identical, are declared valid. If the search results are not equal, corrective action is initiated. The high-reliability content-addressable memory may be used with or without priority encoders.
    Type: Grant
    Filed: January 30, 2002
    Date of Patent: November 18, 2003
    Assignee: International Business Machines Corporation
    Inventors: Kevin A. Batson, Geordie M. Braceras, Robert E. Busch, Gary S. Koch
  • Publication number: 20030202371
    Abstract: The present invention uses a shadow content-addressable memory (CAM) array in parallel with a primary CAM array to increase the reliability of CAM searches. The reliability of CAM searches has been less than desired because of random environmental influences that corrupt data. The shadow CAM is written, read, and searched in parallel with the primary CAM. The search results from the parallel searches are compared and, if identical, are declared valid. If the search results are not equal, corrective action is initiated. The invention may be used with or without priority encoders.
    Type: Application
    Filed: May 6, 2003
    Publication date: October 30, 2003
    Inventors: Kevin A. Batson, Geordie M. Braceras, Robert E. Busch, Gary S. Koch
  • Publication number: 20030142525
    Abstract: The present invention uses a shadow content-addressable memory (CAM) array in parallel with a primary CAM array to increase the reliability of CAM searches. The reliability of CAM searches has been less than desired because of random environmental influences that corrupt data. The shadow CAM is written, read, and searched in parallel with the primary CAM. The search results from the parallel searches are compared and, if identical, are declared valid. If the search results are not equal, corrective action is initiated. The invention may be used with or without priority encoders.
    Type: Application
    Filed: January 30, 2002
    Publication date: July 31, 2003
    Applicant: International Business Machines Corporation
    Inventors: Kevin A. Batson, Geordie M. Braceras, Robert E. Busch, Gary S. Koch
  • Patent number: 6219288
    Abstract: A SRAM module provides programmability of AC timings such that an end user can adjust or “tweak” the AC timings to maximize system performance. A variable delay circuit is placed in the path between a signal (e.g., data signal or address signal)and the SRAM set-up and hold register which allows the user to shift the setup-and-hold window by selected increments. The delay circuit can either advance or retard the AC timings. A delay program controlling the delay circuit is selected in one of two ways; either by a default AC timing program stored in a ROM device and preset by the manufacturer, or by a private JTAG instruction and AC programming data input by the user through the JTAG state machine provided on the SRAM chip. Once the optimum delay (or advance) is selected to optimize the SRAM to the cache system this user program may be permanently burned into the default ROM such that the optimum timings are used thereafter as the default.
    Type: Grant
    Filed: March 3, 2000
    Date of Patent: April 17, 2001
    Assignee: International Business Machines Corporation
    Inventors: Geordie M. Braceras, Steven H. Lamphier, Harold Pilo