Patents by Inventor Gil-Hwan SON

Gil-Hwan SON has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240170486
    Abstract: Integrated circuit devices may include two transistor stacks including lower transistors having different threshold voltages and upper transistors having different threshold voltages. Gate insulators of the lower transistors may have different dipole elements or different areal densities of dipole elements, and the upper transistors may have different gate electrode structures.
    Type: Application
    Filed: January 29, 2024
    Publication date: May 23, 2024
    Inventors: JEONGHYUK YIM, KI-IL KIM, GIL HWAN SON, KANG ILL SEO
  • Patent number: 11923365
    Abstract: Integrated circuit devices may include two transistor stacks including lower transistors having different threshold voltages and upper transistors having different threshold voltages. Gate insulators of the lower transistors may have different dipole elements or different areal densities of dipole elements, and the upper transistors may have different gate electrode structures.
    Type: Grant
    Filed: July 28, 2021
    Date of Patent: March 5, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jeonghyuk Yim, Ki-Il Kim, Gil Hwan Son, Kang Ill Seo
  • Publication number: 20240063123
    Abstract: Provided is a semiconductor architecture including a wafer, a first semiconductor device provided on a first surface of the wafer, the first semiconductor device being configured to route signals, a second semiconductor device provided on a second surface of the wafer opposite to the first surface of the wafer, the second semiconductor device being configured to supply power, and a buried power rail (BPR) included inside of the wafer and extending from the first surface of the wafer to the second surface of the wafer, the BPR being configured to deliver the power from the second semiconductor device to the first semiconductor device.
    Type: Application
    Filed: November 2, 2023
    Publication date: February 22, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Saehan PARK, Hoonseok Seo, Gil Hwan Son, Byounghak Hong, Kang Ill Seo
  • Patent number: 11881455
    Abstract: Provided is a semiconductor architecture including a wafer, a first semiconductor device provided on a first surface of the wafer, the first semiconductor device being configured to route signals, a second semiconductor device provided on a second surface of the wafer opposite to the first surface of the wafer, the second semiconductor device being configured to supply power, and a buried power rail (BPR) included inside of the wafer and extending from the first surface of the wafer to the second surface of the wafer, the BPR being configured to deliver the power from the second semiconductor device to the first semiconductor device.
    Type: Grant
    Filed: July 30, 2021
    Date of Patent: January 23, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Saehan Park, Hoonseok Seo, Gil Hwan Son, Byounghak Hong, Kang Ill Seo
  • Publication number: 20230411294
    Abstract: Provided is a semiconductor architecture including a carrier substrate, a landing pad included in the carrier substrate, a first semiconductor device provided on a first surface of the carrier substrate, the first semiconductor device including a first component provided on the landing pad, and a second semiconductor device provided on a second surface of the carrier substrate, a second component protruding from the second semiconductor device being provided on the landing pad.
    Type: Application
    Filed: August 28, 2023
    Publication date: December 21, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Saehan PARK, Hoonseok Seo, Jeonghyuk Yim, Ki-il Kim, Gil Hwan Son
  • Patent number: 11804540
    Abstract: A vertical field effect transistor (VFET) device and a method of manufacturing the same are provided.
    Type: Grant
    Filed: November 29, 2022
    Date of Patent: October 31, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hwi Chan Jun, Min Gyu Kim, Gil-Hwan Son
  • Patent number: 11769728
    Abstract: Provided is a semiconductor architecture including a carrier substrate, a landing pad included in the carrier substrate, a first semiconductor device provided on a first surface of the carrier substrate, the first semiconductor device including a first component provided on the landing pad, and a second semiconductor device provided on a second surface of the carrier substrate, a second component protruding from the second semiconductor device being provided on the landing pad.
    Type: Grant
    Filed: January 27, 2021
    Date of Patent: September 26, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Saehan Park, Hoonseok Seo, Jeonghyuk Yim, Ki-il Kim, Gil Hwan Son
  • Publication number: 20230103070
    Abstract: A vertical field effect transistor (VFET) device and a method of manufacturing the same are provided.
    Type: Application
    Filed: November 29, 2022
    Publication date: March 30, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hwi Chan JUN, Min Gyu KIM, Gil-Hwan SON
  • Patent number: 11538924
    Abstract: A vertical field effect transistor (VFET) device and a method of manufacturing the same are provided.
    Type: Grant
    Filed: September 21, 2020
    Date of Patent: December 27, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hwi Chan Jun, Min Gyu Kim, Gil-Hwan Son
  • Publication number: 20220384345
    Abstract: Provided is a semiconductor architecture including a wafer, a first semiconductor device provided on a first surface of the wafer, the first semiconductor device being configured to route signals, a second semiconductor device provided on a second surface of the wafer opposite to the first surface of the wafer, the second semiconductor device being configured to supply power, and a buried power rail (BPR) included inside of the wafer and extending from the first surface of the wafer to the second surface of the wafer, the BPR being configured to deliver the power from the second semiconductor device to the first semiconductor device.
    Type: Application
    Filed: July 30, 2021
    Publication date: December 1, 2022
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Saehan Park, Hoonseok Seo, Gil Hwan Son, Byounghak Hong, Kang Ill Seo
  • Publication number: 20220375935
    Abstract: Integrated circuit devices may include two transistor stacks including lower transistors having different threshold voltages and upper transistors having different threshold voltages. Gate insulators of the lower transistors may have different dipole elements or different areal densities of dipole elements, and the upper transistors may have different gate electrode structures.
    Type: Application
    Filed: July 28, 2021
    Publication date: November 24, 2022
    Inventors: JEONGHYUK YIM, KI-IL KIM, GIL HWAN SON, KANG ILL SEO
  • Publication number: 20220157723
    Abstract: Provided is a semiconductor architecture including a carrier substrate, a landing pad included in the carrier substrate, a first semiconductor device provided on a first surface of the carrier substrate, the first semiconductor device including a first component provided on the landing pad, and a second semiconductor device provided on a second surface of the carrier substrate, a second component protruding from the second semiconductor device being provided on the landing pad.
    Type: Application
    Filed: January 27, 2021
    Publication date: May 19, 2022
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Saehan Park, Hoonseok Seo, Jeonghyuk Yim, Ki-il Kim, Gil Hwan Son
  • Publication number: 20210242330
    Abstract: A vertical field effect transistor (VFET) device and a method of manufacturing the same are provided.
    Type: Application
    Filed: September 21, 2020
    Publication date: August 5, 2021
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hwi Chan JUN, Min Gyu KIM, Gil-Hwan SON
  • Publication number: 20080305572
    Abstract: There are provided a method of fabricating an image device having a capacitor and an image device fabricated thereby. The method comprises preparing a substrate having a pixel region and a peripheral circuit region. A lower electrode containing silicon is formed on the substrate of the peripheral circuit region. A capacitor dielectric layer is formed by sequentially stacking a first dielectric layer and a second dielectric layer on the lower electrode, and the first dielectric layer and the second dielectric layer have a different dielectric constant from each other. In this case, one of the first and second dielectric layers is a dielectric layer grown from a material layer formed thereunder and has a lower dielectric constant than that of the other. An upper electrode is formed on the capacitor dielectric layer.
    Type: Application
    Filed: June 3, 2008
    Publication date: December 11, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Sub YOU, Dae-Han YOO, Yong-Woo HYUNG, Jae-Jong HAN, Bi-O KIM, Gil-Hwan SON