Patents by Inventor GIRISH NANJAPPA

GIRISH NANJAPPA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11967363
    Abstract: A display controller includes a first chip and a second chip. The first chip is configured to control a display device. The second chip is externally coupled to the first chip, and configured to be a random access memory and. The first chip is further configured to provide a first supply power to the second chip and to access the second chip during the controlling of the display device.
    Type: Grant
    Filed: September 28, 2021
    Date of Patent: April 23, 2024
    Assignee: AP MEMORY TECHNOLOGY CORPORATION
    Inventors: Wenliang Chen, Girish Nanjappa, Lin Ma, Hung-Piao Ma, Keng Lone Wong, Chun Yi Lin
  • Publication number: 20240112727
    Abstract: An interface of a memory circuit includes a chip enable terminal, at least one data terminal, and a data strobe terminal. The chip enable terminal receives a chip enable signal that varies between a first high voltage and a low voltage. The at least one data terminal receives a first data signal that varies between a second high voltage and the low voltage during a command phase, and transmits or receives a second data signal during a data phase. The data strobe terminal receives a first data strobe signal that periodically varies between the second high voltage and the low voltage during the command phase, and transmits or receives a second data strobe signal that swings periodically during the data phase. During a transition interval between the command phase and the data phase, the data strobe terminal stops receiving or transmitting data strobe signals that swing periodically.
    Type: Application
    Filed: December 11, 2023
    Publication date: April 4, 2024
    Inventors: WENLIANG CHEN, GIRISH NANJAPPA, LIN MA, HUNG-PIAO MA, KENG LONE WONG, CHUN YI LIN
  • Patent number: 11842763
    Abstract: An interface of a memory circuit includes a chip enable terminal, at least one data terminal, and a data strobe terminal. The chip enable terminal receives a chip enable signal that varies between a first high voltage and a low voltage for enabling the memory circuit. The at least one data terminal receives at least one first data signal that varies between a second high voltage and the low voltage. The data strobe terminal receives a first data strobe signal that periodically varies between the second high voltage and the low voltage. The first data strobe signal is synchronized with the at least one first data signal, and is arranged to latch and sample the at least one first data signal. The first high voltage is higher than the second high voltage, and the second high voltage is higher than the low voltage.
    Type: Grant
    Filed: November 18, 2021
    Date of Patent: December 12, 2023
    Assignee: AP MEMORY TECHNOLOGY CORPORATION
    Inventors: Wenliang Chen, Girish Nanjappa, Lin Ma, Hung-Piao Ma, Keng Lone Wong, Chun Yi Lin
  • Publication number: 20220165205
    Abstract: A display controller includes a first chip and a second chip. The first chip is configured to control a display device. The second chip is externally coupled to the first chip, and configured to be a random access memory and. The first chip is further configured to provide a first supply power to the second chip and to access the second chip during the controlling of the display device.
    Type: Application
    Filed: September 28, 2021
    Publication date: May 26, 2022
    Inventors: WENLIANG CHEN, GIRISH NANJAPPA, LIN MA, HUNG-PIAO MA, KENG LONE WONG, CHUN YI LIN
  • Publication number: 20220165327
    Abstract: An interface of a memory circuit includes a chip enable terminal, at least one data terminal, and a data strobe terminal. The chip enable terminal receives a chip enable signal that varies between a first high voltage and a low voltage for enabling the memory circuit. The at least one data terminal receives at least one first data signal that varies between a second high voltage and the low voltage. The data strobe terminal receives a first data strobe signal that periodically varies between the second high voltage and the low voltage. The first data strobe signal is synchronized with the at least one first data signal, and is arranged to latch and sample the at least one first data signal. The first high voltage is higher than the second high voltage, and the second high voltage is higher than the low voltage.
    Type: Application
    Filed: November 18, 2021
    Publication date: May 26, 2022
    Inventors: WENLIANG CHEN, GIRISH NANJAPPA, LIN MA, HUNG-PIAO MA, KENG LONE WONG, CHUN YI LIN