Patents by Inventor Gregory Boyd Shinn

Gregory Boyd Shinn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240113156
    Abstract: A passive circuit component includes an edge having a low line edge roughness (LER). A method for manufacturing the passive circuit component includes a self-aligned double patterning (SADP) etch process using a tri-layer process flow. The tri-layer process flow includes use of an underlayer, hard mask, and photoresist. The passive circuit component made by this method achieves improved mismatch between like components due to the low LER.
    Type: Application
    Filed: September 30, 2022
    Publication date: April 4, 2024
    Inventors: Scott William JESSEN, Steven Lee PRINS, Sameer Prakash PENDHARKAR, Abbas ALI, Gregory Boyd SHINN
  • Publication number: 20230386907
    Abstract: An electronic device includes a semiconductor die having a multilevel metallization structure including stacked levels with respective dielectric layers and metal lines, and a low leakage, low hydrogen diffusion barrier layer on one of the stacked levels. The diffusion barrier layer contacts a side of the dielectric layer and the metal line of the one of the stacked levels, and the diffusion barrier layer includes silicon nitride material having a first bond percentage ratio of ammonia to silicon nitride that is greater than a second bond percentage ratio of silicon hydride to silicon nitride.
    Type: Application
    Filed: May 24, 2022
    Publication date: November 30, 2023
    Inventors: Qi-Zhong Hong, Joseph Jian Song, Gregory Boyd Shinn, Bhaskar Srinivasan
  • Patent number: 11424183
    Abstract: An integrated circuit (IC) includes a substrate having a semiconductor surface layer with functional circuitry for realizing at least one circuit function, with an inter level dielectric (ILD) layer on a metal layer that is above the semiconductor surface layer. A thin film resistor (TFR) including a TFR layer is on the ILD layer. At least one vertical metal wall is on at least two sides of the TFR. The metal walls include at least 2 metal levels coupled by filled vias. The functional circuitry is outside the metal walls.
    Type: Grant
    Filed: August 17, 2020
    Date of Patent: August 23, 2022
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Honglin Guo, Benjamin James Timmer, Gregory Boyd Shinn
  • Publication number: 20200381358
    Abstract: An integrated circuit (IC) includes a substrate having a semiconductor surface layer with functional circuitry for realizing at least one circuit function, with an inter level dielectric (ILD) layer on a metal layer that is above the semiconductor surface layer. A thin film resistor (TFR) including a TFR layer is on the ILD layer. At least one vertical metal wall is on at least two sides of the TFR. The metal walls include at least 2 metal levels coupled by filled vias. The functional circuitry is outside the metal walls.
    Type: Application
    Filed: August 17, 2020
    Publication date: December 3, 2020
    Inventors: Qi-Zhong HONG, Honglin GUO, Benjamin James Timmer, Gregory Boyd SHINN
  • Patent number: 10784193
    Abstract: An integrated circuit (IC) includes a substrate having a semiconductor surface layer with functional circuitry for realizing at least one circuit function, with an inter level dielectric (ILD) layer on a metal layer that is above the semiconductor surface layer. A thin film resistor (TFR) including a TFR layer is on the ILD layer. At least one vertical metal wall is on at least two sides of the TFR. The metal walls include at least 2 metal levels coupled by filled vias. The functional circuitry is outside the metal walls.
    Type: Grant
    Filed: July 27, 2018
    Date of Patent: September 22, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Qi-Zhong Hong, Honglin Guo, Benjamin James Timmer, Gregory Boyd Shinn
  • Publication number: 20200035598
    Abstract: An integrated circuit (IC) includes a substrate having a semiconductor surface layer with functional circuitry for realizing at least one circuit function, with an inter level dielectric (ILD) layer on a metal layer that is above the semiconductor surface layer. A thin film resistor (TFR) including a TFR layer is on the ILD layer. At least one vertical metal wall is on at least two sides of the TFR. The metal walls include at least 2 metal levels coupled by filled vias. The functional circuitry is outside the metal walls.
    Type: Application
    Filed: July 27, 2018
    Publication date: January 30, 2020
    Inventors: QI-ZHONG HONG, HONGLIN GUO, BENJAMIN JAMES TIMMER, GREGORY BOYD SHINN
  • Patent number: 8309957
    Abstract: An integrated circuit substrate containing an electrical probe pad structure over, and on both sides of, a dicing kerf lane. The electrical probe pad structure includes metal crack arresting strips adjacent to the dicing kerf lane. A metal density between the crack arresting strips is less than 70 percent. An electrical probe pad structure containing metal crack arresting strips, with a metal density between the crack arresting strips less than 70 percent. A process of forming an integrated circuit by forming an electrical probe pad structure over a dicing kerf lane adjacent to the integrated circuit, such that the electrical probe pad structure has metal crack arresting strips adjacent to the dicing kerf lane, and performing a dicing operation through the electrical probe pad structure.
    Type: Grant
    Filed: April 13, 2010
    Date of Patent: November 13, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Basab Chatterjee, Jeffrey Alan West, Gregory Boyd Shinn
  • Publication number: 20100264413
    Abstract: An integrated circuit substrate containing an electrical probe pad structure over, and on both sides of, a dicing kerf lane. The electrical probe pad structure includes metal crack arresting strips adjacent to the dicing kerf lane. A metal density between the crack arresting strips is less than 70 percent. An electrical probe pad structure containing metal crack arresting strips, with a metal density between the crack arresting strips less than 70 percent. A process of forming an integrated circuit by forming an electrical probe pad structure over a dicing kerf lane adjacent to the integrated circuit, such that the electrical probe pad structure has metal crack arresting strips adjacent to the dicing kerf lane, and performing a dicing operation through the electrical probe pad structure.
    Type: Application
    Filed: April 13, 2010
    Publication date: October 21, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Basab CHATTERJEE, Jeffrey Alan WEST, Gregory Boyd SHINN
  • Publication number: 20020072237
    Abstract: A method for forming shallow trench isolation structures is provided that includes forming a plurality of isolation trenches (32) in a substrate (10) where the isolation trenches (32) separate active areas (18). An insulation layer (44) is formed outwardly from the substrate (10) with the insulation layer (44) filling the isolation trenches (32) and covering the active areas (18). A planarization layer (46) is formed outwardly from the insulation layer (44). The planarization layer (46) and the insulation layer (44) are removed together at a substantially even rate down to a polish stop (14) outward from the active areas (18).
    Type: Application
    Filed: December 7, 2000
    Publication date: June 13, 2002
    Inventors: Christopher Mark Bowles, Stanton Petree Ashburn, Gregory Boyd Shinn, Daniel S. Criswell