Patents by Inventor Gregory K. Cestra

Gregory K. Cestra has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7776739
    Abstract: A semiconductor device interconnection contact and fabrication method comprises fabricating one or more active devices on a semiconductor substrate. A diffusion barrier layer is deposited over the devices, followed by an Al-based metallization layer. The diffusion barrier and metallization layers are masked and etched to define interconnection traces. Mask and etch steps are then performed to remove interconnection trace metallization that is in close proximity to the active device regions, while leaving the traces' diffusion barrier layer intact to provide conductive paths to the devices, thereby reducing metallization-induced mechanical stress which might otherwise cause device instability.
    Type: Grant
    Filed: September 9, 2005
    Date of Patent: August 17, 2010
    Assignee: Analog Devices, Inc.
    Inventors: Gregory K. Cestra, Michael Dunbar
  • Patent number: 7411231
    Abstract: The present invention provides a JFET which receives an additional implant during fabrication, which extends its drain region towards its source region, and/or its source region towards its drain region. The implant reduces the magnitude of the e-field that would otherwise arise at the drain/channel (and/or source/channel) junction for a given drain and/or source voltage, thereby reducing the severity of the gate current and breakdown problems associated with the e-field. The JFET's gate layer is preferably sized to have a width which provides respective gaps between the gate layer's lateral boundaries and the drain and/or source regions for each implant, with each implant implanted in a respective gap.
    Type: Grant
    Filed: December 1, 2006
    Date of Patent: August 12, 2008
    Assignee: Analog Devices, Inc.
    Inventors: Craig Wilson, Derek Bowers, Gregory K. Cestra
  • Publication number: 20070145410
    Abstract: The present invention provides a JFET which receives an additional implant during fabrication, which extends its drain region towards its source region, and/or its source region towards its drain region. The implant reduces the magnitude of the e-field that would otherwise arise at the drain/channel (and/or source/channel) junction for a given drain and/or source voltage, thereby reducing the severity of the gate current and breakdown problems associated with the e-field. The JFET's gate layer is preferably sized to have a width which provides respective gaps between the gate layer's lateral boundaries and the drain and/or source regions for each implant, with each implant implanted in a respective gap.
    Type: Application
    Filed: December 1, 2006
    Publication date: June 28, 2007
    Inventors: Craig Wilson, Derek Bowers, Gregory K. Cestra