Patents by Inventor Gul B. Basim

Gul B. Basim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9218981
    Abstract: An integrated circuit with a passivation trapping layer. An integrated circuit with a hydrogen or deuterium releasing layer underlying a passivation trapping layer. Method for forming an integrated circuit having a hydrogen or deuterium releasing layer. Method for forming an integrated circuit having a passivation trapping layer.
    Type: Grant
    Filed: October 29, 2013
    Date of Patent: December 22, 2015
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Gul B. Basim, Scott R. Summerfelt, Ted S. Moise
  • Publication number: 20140370621
    Abstract: An integrated circuit containing a ferroelectric capacitor, an underlying hydrogen barrier, and an overlying hydrogen barrier layer. A method for forming an integrated circuit containing a ferroelectric capacitor, an underlying hydrogen barrier, and an overlying hydrogen barrier layer.
    Type: Application
    Filed: August 28, 2014
    Publication date: December 18, 2014
    Inventors: Rajni J. Aggarwal, Scott R. Summerfelt, Gul B. Basim, Ted S. Moise
  • Patent number: 8669644
    Abstract: An integrated circuit with a passivation trapping layer. An integrated circuit with a hydrogen or deuterium releasing layer underlying a passivation trapping layer. Method for forming an integrated circuit having a hydrogen or deuterium releasing layer. Method for forming an integrated circuit having a passivation trapping layer.
    Type: Grant
    Filed: September 24, 2010
    Date of Patent: March 11, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Gul B. Basim, Scott R. Summerfelt, Ted S. Moise
  • Publication number: 20140051234
    Abstract: An integrated circuit with a passivation trapping layer. An integrated circuit with a hydrogen or deuterium releasing layer underlying a passivation trapping layer. Method for forming an integrated circuit having a hydrogen or deuterium releasing layer. Method for forming an integrated circuit having a passivation trapping layer.
    Type: Application
    Filed: October 29, 2013
    Publication date: February 20, 2014
    Inventors: Gul B. Basim, Scott R. Summerfelt, Ted S. Moise
  • Patent number: 8384190
    Abstract: An integrated circuit that includes a logic region, a buffer region, and a ferroelectric capacitor region that contains ferroelectric capacitors. The integrated circuit also includes a hydrogen diffusion barrier film that overlies ferroelectric capacitors and also overlies a buffer region located between a ferroelectric capacitor region and a logic region. However, the hydrogen diffusion barrier film is removed from a portion of the logic region. Moreover, a method for forming a hydrogen barrier layer that overlies ferroelectric capacitors and a buffer region but is removed from a portion of the logic region.
    Type: Grant
    Filed: March 4, 2010
    Date of Patent: February 26, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Scott R. Summerfelt, Ted S. Moise, Gul B. Basim
  • Patent number: 8329588
    Abstract: A method for forming a hydrogen barrier layer that overlies ferroelectric capacitors and a buffer region but is removed from a portion of the logic region.
    Type: Grant
    Filed: November 23, 2011
    Date of Patent: December 11, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Scott R. Summerfelt, Ted S. Moise, Gul B. Basim
  • Publication number: 20120241907
    Abstract: An integrated circuit containing a ferroelectric capacitor, an underlying hydrogen barrier, and an overlying hydrogen barrier layer. A method for forming an integrated circuit containing a ferroelectric capacitor, an underlying hydrogen barrier, and an overlying hydrogen barrier layer.
    Type: Application
    Filed: May 31, 2012
    Publication date: September 27, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: RAJNI J. AGGARWAL, SCOTT R. SUMMERFELT, GUL B. BASIM, TED S. MOISE
  • Publication number: 20120175689
    Abstract: An integrated circuit with a passivation trapping layer. An integrated circuit with a hydrogen or deuterium releasing layer underlying a passivation trapping layer. Method for forming an integrated circuit having a hydrogen or deuterium releasing layer. Method for forming an integrated circuit having a passivation trapping layer.
    Type: Application
    Filed: February 14, 2012
    Publication date: July 12, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Gul B. Basim, Scott R. Summerfelt, Ted S. Moise
  • Publication number: 20120149189
    Abstract: An integrated circuit with a passivation trapping layer. An integrated circuit with a hydrogen or deuterium releasing layer underlying a passivation trapping layer. Method for forming an integrated circuit having a hydrogen or deuterium releasing layer. Method for forming an integrated circuit having a passivation trapping layer.
    Type: Application
    Filed: February 14, 2012
    Publication date: June 14, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Gul B. Basim, Scott R. Summerfelt, Ted S. Moise
  • Publication number: 20120070993
    Abstract: A method for forming a hydrogen barrier layer that overlies ferroelectric capacitors and a buffer region but is removed from a portion of the logic region.
    Type: Application
    Filed: November 23, 2011
    Publication date: March 22, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Scott R. Summerfelt, Ted S. Moise, Gul B. Basim
  • Publication number: 20110079878
    Abstract: An integrated circuit containing a ferroelectric capacitor, an underlying hydrogen barrier, and an overlying hydrogen barrier layer. A method for forming an integrated circuit containing a ferroelectric capacitor, an underlying hydrogen barrier, and an overlying hydrogen barrier layer.
    Type: Application
    Filed: September 24, 2010
    Publication date: April 7, 2011
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Rajni J. Aggarwal, Scott R. Summerfelt, Gul B. Basim, Ted S. Moise
  • Publication number: 20110079884
    Abstract: An integrated circuit with a passivation trapping layer. An integrated circuit with a hydrogen or deuterium releasing layer underlying a passivation trapping layer. Method for forming an integrated circuit having a hydrogen or deuterium releasing layer. Method for forming an integrated circuit having a passivation trapping layer.
    Type: Application
    Filed: September 24, 2010
    Publication date: April 7, 2011
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Gul B. Basim, Scott R. Summerfelt, Ted S. Moise
  • Publication number: 20100224961
    Abstract: An integrated circuit that includes a logic region, a buffer region, and a ferroelectric capacitor region that contains ferroelectric capacitors. The integrated circuit also includes a hydrogen diffusion barrier film that overlies ferroelectric capacitors and also overlies a buffer region located between a ferroelectric capacitor region and a logic region. However, the hydrogen diffusion barrier film is removed from a portion of the logic region. Moreover, a method for forming a hydrogen barrier layer that overlies ferroelectric capacitors and a buffer region but is removed from a portion of the logic region.
    Type: Application
    Filed: March 4, 2010
    Publication date: September 9, 2010
    Applicant: Texas Instruments Incorporated
    Inventors: Scott R. Summerfelt, Ted S. Moise, Gul B. Basim
  • Publication number: 20040055993
    Abstract: The subject invention relates to a method and materials for the control of the energy barrier to agglomeration with respect to particles. Controlling the energy barrier to agglomeration can, for example, cause the particles to enter suspension and/or depart from suspension, as desired. By fine-tuning the energy barrier, a variety of processes can be enhanced. The subject invention also pertains to the control of the energy barrier between particles and a surface. In a specific embodiment, the subject invention can be utilized for chemical-mechanical polishing (CMP) processes.
    Type: Application
    Filed: April 21, 2003
    Publication date: March 25, 2004
    Inventors: Brij M. Moudgil, Gul B. Basim, Ivan U. Vakarelski, Scott C. Brown