Patents by Inventor Guoqiang Xing

Guoqiang Xing has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6635498
    Abstract: A method of fabricating a ferroelectric capacitor is disclosed. The method comprises the patterning of a top electrode layer and a dielectric layer to form a capacitor stack structure having sidewalls associated therewith. Prior to patterning the bottom electrode layer, a protective film is formed on the sidewalls of the capacitor stack structure in order to protect the dielectric material from conductive contaminants associated with a subsequent patterning of the bottom electrode layer.
    Type: Grant
    Filed: August 16, 2002
    Date of Patent: October 21, 2003
    Assignees: Texas Instruments Incorporated, Agilent Technologies
    Inventors: Scott R. Summerfelt, Guoqiang Xing, Luigi Colombo, Sanjeev Aggarwal, Theodore S. Moise, IV
  • Patent number: 6620560
    Abstract: Plasma treating a low-k dielectric layer (104) using an oxidation reaction (e.g., O2) to improve patterning. Resist poisoning occurs due to an interaction between low-k films (104), such as OSG, and DUV resist (130, 132). The plasma treatment is performed to either pretreat a low-k dielectric (104) before forming the pattern (130, 132), during a rework of the pattern (130, 132), or between via and trench patterning to reduce resist poisoning.
    Type: Grant
    Filed: October 11, 2001
    Date of Patent: September 16, 2003
    Assignee: Texax Instruments Incorporated
    Inventors: Ping Jiang, Guoqiang Xing, Andrew J. McKerrow, Robert Kraft, Hyesook Hong
  • Patent number: 6605536
    Abstract: Treating a low-k dielectric layer (104) using a highly oxidizing wet solution (e.g., H2SO4) to improve patterning. Resist poisoning occurs due to an interaction between low-k films (104), such as OSG, and DUV resist (130,132). The wet treatment is performed to either pre-treat a low-k dielectric (104) before forming the pattern (130,132) or during a rework of the pattern (130,132) to reduce resist poisoning.
    Type: Grant
    Filed: May 10, 2002
    Date of Patent: August 12, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Mona Eissa, Guoqiang Xing, Kenneth D. Brennan, Hyesook Hong
  • Patent number: 6599829
    Abstract: An embodiment of the instant invention is a method of fabricating an electronic device formed on a semiconductor wafer, the method comprising the steps of: forming a layer of a first material (layer 622 of FIG. 6a) over the substrate; forming a photoresist layer (layer 626 of FIG. 6b) over the layer of the first material; patterning the layer of the first material; removing the photoresist layer after patterning the layer of the first material; and subjecting the semiconductor wafer to a plasma which incorporates a gas which includes hydrogen or deuterium so as to remove residue from the first material. Preferably, the step of removing the photoresist layer is performed by subjecting the semiconductor wafer to the plasma which incorporates a gas which substantially includes hydrogen or deuterium.
    Type: Grant
    Filed: February 25, 2002
    Date of Patent: July 29, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Patricia B. Smith, Guoqiang Xing, David B. Aldrich
  • Publication number: 20030116761
    Abstract: Plasma charging devices and methods are disclosed for detecting plasma charging during semiconductor wafer processing. Charging monitors are disclosed having ferroelectric capacitance elements which can be preprogrammed prior to processing steps of interest, and then subsequently measured afterwards, in order to determine whether plasma related charging is a problem in the intervening processing steps.
    Type: Application
    Filed: December 21, 2001
    Publication date: June 26, 2003
    Inventors: Shawming Ma, Guoqiang Xing, Stephen R. Gilbert
  • Publication number: 20030119211
    Abstract: A method of fabricating a ferroelectric capacitor is disclosed. The method comprises the patterning of a top electrode layer and a dielectric layer to form a capacitor stack structure having sidewalls associated therewith. Prior to patterning the bottom electrode layer, a protective film is formed on the sidewalls of the capacitor stack structure in order to protect the dielectric material from conductive contaminants associated with a subsequent patterning of the bottom electrode layer.
    Type: Application
    Filed: August 16, 2002
    Publication date: June 26, 2003
    Inventors: Scott R. Summerfelt, Guoqiang Xing, Luigi Colombo, Sanjeev Aggarwal, Theodore S. Moise
  • Patent number: 6576922
    Abstract: Plasma charging devices and methods are disclosed for detecting plasma charging during semiconductor wafer processing. Charging monitors are disclosed having ferroelectric capacitance elements which can be preprogrammed prior to processing steps of interest, and then subsequently measured afterwards, in order to determine whether plasma related charging is a problem in the intervening processing steps.
    Type: Grant
    Filed: December 21, 2001
    Date of Patent: June 10, 2003
    Assignees: Texas Instruments Incorporated, Agilent Technologies
    Inventors: Shawming Ma, Guoqiang Xing, Stephen R. Gilbert
  • Patent number: 6573167
    Abstract: A carbon hardmask (122) for etching hard-to-etch materials (110/112/114) such as Pt, Ir, Ru, IrO2, RuO2, BST, PZT, SBT, FeNi, and FeNiCo and other used in DRAMs, FeRAMs, and magnetic storage devices. Chemically assisted physical sputter etching using argon and limited or no oxygen may be used to etch the hard-to-etch materials (110/112/114) with high selectivity to the carbon hardmask (122).
    Type: Grant
    Filed: August 2, 2001
    Date of Patent: June 3, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Guoqiang Xing, Wei-Yung Hsu, Changming Jin
  • Patent number: 6555431
    Abstract: A method for etching a feature in a platinum layer 834 overlying a second material 818 without substantially etching the second material. The method includes the the steps of: forming an adhesion-promoting layer 824 between the platinum layer and the second material; forming a hardmask layer 829 over the platinum layer; patterning and etching the hardmask layer in accordance with desired dimensions of the feature; and etching portions of the platinum layer not covered by the hardmask layer 832, the etching stopping on the adhesion-promoting layer. In further embodiments the adhesion-promoting and hardmask layers are Ti—Al—N including at least 1% of aluminum.
    Type: Grant
    Filed: November 16, 2000
    Date of Patent: April 29, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Guoqiang Xing, Scott R. Summerfelt, Rajesh Khamankar
  • Patent number: 6548343
    Abstract: An embodiment of the instant invention is a method of fabricating a ferroelectric capacitor which is situated over a structure, the method comprising the steps of: forming a bottom electrode on the structure (124 of FIG. 1), the bottom electrode having a top surface and sides; forming a capacitor dielectric (126 of FIG. 1) comprised of a ferroelectric material on the bottom electrode, the capacitor dielectric having a top surface and sides; forming a top electrode (128 and 130 of FIG. 1) on the capacitor dielectric, the top electrode having a top surface and sides, the ferroelectric capacitor is comprised of the bottom electrode, the capacitor dielectric, and the top electrode; forming a barrier layer (118 and 120 of FIG.
    Type: Grant
    Filed: October 31, 2000
    Date of Patent: April 15, 2003
    Assignee: Agilent Technologies Texas Instruments Incorporated
    Inventors: Scott R. Summerfelt, Theodore S. Moise, Guoqiang Xing, Luigi Colombo, Tomoyuki Sakoda, Stephen R. Gilbert, Alvin L. S. Loke, Shawming Ma, Rahim Kavari, Laura Wills-Mirkarimi, Jun Amano
  • Publication number: 20030068846
    Abstract: A via etch to contact a capacitor with ferroelectric between electrodes together with dielectric on an insulating diffusion barrier includes two-step etch with F-based dielectric etch and Cl- and F-based barrier etch.
    Type: Application
    Filed: August 19, 2002
    Publication date: April 10, 2003
    Inventors: Theodore S. Moise, Guoqiang Xing, Mark Visokay, Justin F. Gaynor, Stephen R. Gilbert, Francis Celii, Scott R. Summerfelt, Luigi Colombo
  • Patent number: 6534809
    Abstract: An embodiment of the instant invention is a ferroelectric capacitor formed over a semiconductor substrate, the ferroelectric capacitor comprising: a bottom electrode formed over the semiconductor substrate, the bottom electrode comprised of a bottom electrode material (304 of FIG. 4a); a top electrode formed over the bottom electrode and comprised of a first electrode material (306and 308 of FIG. 4a); a ferroelectric material (306 of FIG. 4a) situated between the top electrode and the bottom electrode; and a hardmask formed on the top electrode and comprising a bottom hardmask layer (402 of FIG. 4a) and a top hardmask layer (408 of FIG.
    Type: Grant
    Filed: December 19, 2000
    Date of Patent: March 18, 2003
    Assignee: Agilent Technologies, Inc.
    Inventors: Theodore Moise, Stephen R. Gilbert, Scott R. Summerfelt, Guoqiang Xing, Luigi Colombo
  • Publication number: 20030008490
    Abstract: The invention describes a method for forming integrated circuit interconnects using a dual hardmask dual damascene process. A first hardmask layer (50) and a second hardmask layer (60) are formed over a low k dielectric layer (40). The trench pattern is first defined by the second hardmask and via pattern is then defined by the first hardmask. Any interaction between low k dielectrics (40) and the photoresist (80) at patterning is prevented. The BARC and photoresist may be stripped before the start of the dielectric etching such that the low k dielectric material is protected by the hardmasks during resist strip.
    Type: Application
    Filed: July 9, 2001
    Publication date: January 9, 2003
    Inventors: Guoqiang Xing, Kenneth D. Brennan, Ping Jiang
  • Patent number: 6492222
    Abstract: An embodiment of the instant invention is a method of fabricating a ferroelectric memory device (125 of FIG. 1) comprised of a top electrode (128 and 130 of FIG. 1) over a bottom electrode (124 of FIG. 1) with a ferroelectric material (126 of FIG.
    Type: Grant
    Filed: December 18, 2000
    Date of Patent: December 10, 2002
    Assignee: Texas Instruments Incorporated
    Inventor: Guoqiang Xing
  • Patent number: 6485988
    Abstract: An embodiment of the instant invention is a method of forming a conductive contact to a top electrode (308 and 310 of FIG. 4d) of a ferroelectric capacitor comprised of a bottom electrode (304 of FIG. 4d) situated under the top electrode and a ferroelectric material (306 of FIG. 4d) situated between the top electrode and the bottom electrode, the method comprising the steps of: forming a layer (408 or 312 of FIG. 4) over the top electrode; forming an opening (414 of FIG. 4d) in the layer to expose a portion of the top electrode by etching the opening into the layer using a hydrogen-free etchant; and depositing conductive material (432 of FIG. 4d) in the opening to form an electrical connection with the top electrode.
    Type: Grant
    Filed: December 19, 2000
    Date of Patent: November 26, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Shawming Ma, Guoqiang Xing, Rahim Kavari, Scott R. Summerfelt, Tomoyuki Sakoda
  • Publication number: 20020127876
    Abstract: Treating a low-k dielectric layer (104) using a highly oxidizing wet solution (e.g., H2SO4) to improve patterning. Resist poisoning occurs due to an interaction between low-k films (104), such as OSG, and DUV resist (130,132). The wet treatment is performed to either pre-treat a low-k dielectric (104) before forming the pattern (130,132) or during a rework of the pattern (130,132) to reduce resist poisoning.
    Type: Application
    Filed: May 10, 2002
    Publication date: September 12, 2002
    Inventors: Mona Eissa, Guoqiang Xing, Kenneth D. Brennan, Hyesook Hong
  • Publication number: 20020127840
    Abstract: An embodiment of the instant invention is a method of fabricating an electronic device formed on a semiconductor wafer, the method comprising the steps of: forming a layer of a first material (layer 622 of FIG. 6a) over the substrate; forming a photoresist layer (layer 626 of FIG. 6b) over the layer of the first material; patterning the layer of the first material; removing the photoresist layer after patterning the layer of the first material; and subjecting the semiconductor wafer to a plasma which incorporates a gas which includes hydrogen or deuterium so as to remove residue from the first material. Preferably, the step of removing the photoresist layer is performed by subjecting the semiconductor wafer to the plasma which incorporates a gas which substantially includes hydrogen or deuterium.
    Type: Application
    Filed: February 25, 2002
    Publication date: September 12, 2002
    Inventors: Patricia B. Smith, Guoqiang Xing, David B. Aldrich
  • Patent number: 6444542
    Abstract: A via etch to contact a capacitor with ferroelectric between electrodes together with dielectric on an insulating diffusion barrier includes two-step etch with F-based dielectric etch and Cl- and F-based barrier etch.
    Type: Grant
    Filed: April 3, 2001
    Date of Patent: September 3, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Theodore S. Moise, Guoqiang Xing, Mark Visokay, Justin F. Gaynor, Stephen R. Gilbert, Francis Celii, Scott R. Summerfelt, Luigi Colombo
  • Patent number: 6424040
    Abstract: Deposition of titanium over fluoride-containing dielectrics requires the use of a method of passivation to prevent the formation of TiF4, which causes delamination of the metallization structure. Disclosed methods include the formation of layers of Al203, TiN, or Si3N4.
    Type: Grant
    Filed: February 4, 1999
    Date of Patent: July 23, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Somnath S. Nag, Changming Jin, Wei-Yung Hsu, Guoqiang Xing
  • Publication number: 20020090822
    Abstract: Plasma treating a low-k dielectric layer (104) using an oxidation reaction (e.g., O2) to improve patterning. Resist poisoning occurs due to an interaction between low-k films (104), such as OSG, and DUV resist (130, 132). The plasma treatment is performed to either pretreat a low-k dielectric (104) before forming the pattern (130, 132), during a rework of the pattern (130, 132), or between via and trench patterning to reduce resist poisoning.
    Type: Application
    Filed: October 11, 2001
    Publication date: July 11, 2002
    Inventors: Ping Jiang, Guoqiang Xing, Andrew J. McKerrow, Robert Kraft, Hyesook Hong