Patents by Inventor Haim Horovitz

Haim Horovitz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7562315
    Abstract: Validation of at least some of a proposed semiconductor design layout is disclosed. According to one or more aspects of the present invention, a first voltage dependent design rule is applied to an edge of an area of the layout if the edge is not covered by a pseudo layer. A second voltage dependent design rule is, on the other hand, applied to the edge of the area if the edge is covered by the pseudo layer.
    Type: Grant
    Filed: August 8, 2005
    Date of Patent: July 14, 2009
    Assignee: Texas Instruments Incorporated
    Inventors: Lily X. Springer, Haim Horovitz, Robert Graham Shaw, Jr., Sameer Pendharkar, Wen-Hwa M. Chu, Paul C. Mannas
  • Patent number: 7398493
    Abstract: A technique for checking a layout design of an integrated circuit is disclosed. The technique has application to converting the design of a circuit from schematic to layout form. Instances where multiple pwell isolation tanks are coupled to the same node and where one or more pwell isolation tanks are shorted to a substrate are detected. Node breakers are inserted in the layout between pwell isolation tanks coupled to the same node and between the substrate and isolated pwell tanks coupled to the substrate. The node breakers are inserted in the circuit schematic as well to satisfy a layout versus schematic comparison. Inserting the node breakers highlights circuit component groupings as well as which tanks contain certain elements, if any. This allows designers to make a conscious decision as to the location and groupings of elements in a layout design.
    Type: Grant
    Filed: March 13, 2006
    Date of Patent: July 8, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Haim Horovitz, Mark Allenspach, Peter Fleischmann
  • Publication number: 20070214441
    Abstract: A technique for checking a layout design of an integrated circuit is disclosed. The technique has application to converting the design of a circuit from schematic to layout form. Instances where multiple pwell isolation tanks are coupled to the same node and where one or more pwell isolation tanks are shorted to a substrate are detected. Node breakers are inserted in the layout between pwell isolation tanks coupled to the same node and between the substrate and isolated pwell tanks coupled to the substrate. The node breakers are inserted in the circuit schematic as well to satisfy a layout versus schematic comparison. Inserting the node breakers highlights circuit component groupings as well as which tanks contain certain elements, if any. This allows designers to make a conscious decision as to the location and groupings of elements in a layout design.
    Type: Application
    Filed: March 13, 2006
    Publication date: September 13, 2007
    Inventors: Haim Horovitz, Mark Allenspach, Peter Fleischmann
  • Publication number: 20070033556
    Abstract: Validation of at least some of a proposed semiconductor design layout is disclosed. According to one or more aspects of the present invention, a first voltage dependent design rule is applied to an edge of an area of the layout if the edge is not covered by a pseudo layer. A second voltage dependent design rule is, on the other hand, applied to the edge of the area if the edge is covered by the pseudo layer.
    Type: Application
    Filed: August 8, 2005
    Publication date: February 8, 2007
    Inventors: Lily Springer, Haim Horovitz, Robert Shaw, Sameer Pendharkar, Wen-Hwa Chu, Paul Mannas