Patents by Inventor Hak-Soo Yu

Hak-Soo Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8553484
    Abstract: A semiconductor memory device includes a memory cell and a first reference memory cell. The memory cell includes a first switching element and a first capacitor for storing data. The first switching element is controlled by a first wordline, and has a first terminal connected to a first terminal of the first capacitor and a second terminal connected to a first bitline. The first capacitor has a second terminal for receiving a first plate voltage. The first reference memory cell includes a first reference switching element and a first capacitor. The first switching element is controlled by a first reference wordline, and has a first terminal connected to a first terminal of the first reference capacitor and a second terminal connected to a second bitline. The first reference capacitor has a second terminal receiving a first reference plate voltage different from the first plate voltage.
    Type: Grant
    Filed: September 21, 2011
    Date of Patent: October 8, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sua Kim, Chul-Woo Park, Hong-Sun Hwang, Hak-Soo Yu
  • Patent number: 8553445
    Abstract: Semiconductor memory device having a stacking structure including resistor switch based logic circuits. The semiconductor memory device includes a first conductive line that includes a first line portion and a second line portion, wherein the first line portion and the second line portion are electrically separated from each other by an intermediate region disposed between the first and second line portions, a first variable resistance material film that is connected to the first line portion and stores data, and a second variable resistance material film that controls an electrical connection between the first line portion and the second line portion.
    Type: Grant
    Filed: September 2, 2011
    Date of Patent: October 8, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-gyu Baek, Hong-sun Hwang, Hak-soo Yu, Chul-woo Park
  • Patent number: 8547766
    Abstract: A data line layout includes column selection lines arranged in a first direction at a layer on a memory cell array region, and data lines arranged in the first direction at the layer, the data lines being connected between I/O sense amplifiers and I/O pads.
    Type: Grant
    Filed: March 24, 2010
    Date of Patent: October 1, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Hak Won, Hyang-Ja Yang, Choong-Sun Shin, Hak-Soo Yu, Young-Soo An, Jung-Hyeon Kim
  • Patent number: 8488399
    Abstract: A semiconductor memory device having a 3D stacked structure includes: a first semiconductor area with a stacked structure of a first layer having first data and a second layer having second data; a first line for delivering an access signal for accessing the first semiconductor area; and a second line for outputting the first and/or second data from the first semiconductor area, wherein access timings of accessing the first and second layers are controlled so that a first time delay from the delivery of the access signal to the first layer to the output of the first data is substantially identical to a second time delay from the delivery of the access signal to the second layer to the output of the second data, thereby compensating for skew according to an inter-layer timing delay and thus performing a normal operation. Accordingly, the advantage of high-integration according to a stacked structure can be maximized by satisfying data input/output within a predetermined standard.
    Type: Grant
    Filed: May 16, 2011
    Date of Patent: July 16, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hak-Soo Yu, Sang-Bo Lee, Hong-Sun Hwang, Dong-Hyun Sohn
  • Publication number: 20130170274
    Abstract: A semiconductor memory device includes a cell array including a plurality of regions accessed by first addresses, where the plurality of regions including at least two groups of regions having respectively different memory characteristics. The device further includes a nonvolatile array for nonvolatile storage of group information indicative of which of the least two groups each of the plurality of regions belongs.
    Type: Application
    Filed: November 6, 2012
    Publication date: July 4, 2013
    Inventors: HAK-SOO YU, JOO-SUN CHOI, HONG-SUN HWAN
  • Patent number: 8477554
    Abstract: A semiconductor memory device including a plurality of layers each including a memory cell array and which are stacked over each other; and at least one power plane for supplying power to the layers. The power plane includes a region to which a power voltage is applied and a region to which a ground voltage is applied. The region to which a power voltage is applied is located adjacent to the region to which a ground voltage is applied, and forms a decoupling capacitor therebetween to decouple an influx of power noise to the layers or generation of power noise in the layers.
    Type: Grant
    Filed: June 3, 2011
    Date of Patent: July 2, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hak-soo Yu, In-gyu Baek, Hong-sun Hwang, Young-kug Moon
  • Publication number: 20130060985
    Abstract: A device includes a memory controller, a memory bus coupled to the memory controller, an internal memory and an external memory connection unit. The internal memory may be directly connected to the memory controller through the memory bus. The external memory connection unit may connect an external memory directly to the memory controller through a portion of signal lines in the memory bus, and may generate a flag signal indicating whether the external memory is connected to the external memory connection unit.
    Type: Application
    Filed: September 7, 2012
    Publication date: March 7, 2013
    Inventors: Hak-Soo Yu, Jun-Jin Kong, Hyoung-Joon Kim, Joo-Young Hwang, In-Su Choi
  • Publication number: 20130058145
    Abstract: A semiconductor device includes a first memory region including a plurality of memory cells; a test unit configured to test the first memory region, and detect a weak bit from among the plurality of memory cells; and a second memory region configured to store a weak bit address (WBA) of the first memory region, and data intended to be stored in the weak bit, wherein the first memory region and the second memory region include different types of memory cells.
    Type: Application
    Filed: September 5, 2012
    Publication date: March 7, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hak-soo YU, Uk-song KANG, Chul-woo PARK, Joo-sun CHOI, Hong-Sun HWANG
  • Publication number: 20130055048
    Abstract: A memory device comprises a memory cell array and a bad page map. The memory cell array comprises a plurality of memory cells arranged in pages and columns, wherein the memory cell array is divided into a first memory block and a second memory block each corresponding to an array of the memory cells. The bad page map stores bad page location information indicating whether each of the pages of the first memory block is good or bad. A fail page address of the first memory block is replaced by a pass page address of the second memory block according to the bad page location information.
    Type: Application
    Filed: August 9, 2012
    Publication date: February 28, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: HAK-SOO YU, CHUL-WOO PARK, UK-SONG KANG, JOO-SUN CHOI, HONG-SUN HWANG, JONG-PIL SON
  • Publication number: 20130043525
    Abstract: According to example embodiments, a semiconductor device includes a plurality of active pillars protruding from a substrate. Each active pillar includes a channel region between upper and lower doped regions. A contact gate electrode faces the channel region and is connected to a word line. The word line extends in a first direction. A bit line is connected to the lower doped region and extends in a second direction. The semiconductor device further includes a string body connection portion that connects the channel region of at least two adjacent active pillars of the plurality of active pillars.
    Type: Application
    Filed: August 17, 2012
    Publication date: February 21, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hak-soo YU, Chulwoo PARK, Hyun-Woo CHUNG, Sua KIM, Hyunho CHOI, Hongsun HWANG
  • Publication number: 20130039135
    Abstract: A method of performing write operations in a memory device including a plurality of banks is performed. Each bank includes two or more sub-banks including at least a first sub-bank and a second sub-bank. The method comprises: performing a first row cycle for writing to a first word line of the first sub-bank, the first row cycle including a plurality of first sub-periods, each sub-period for performing a particular action; and performing a second row cycle for writing to a first word line of the second sub-bank, the second row cycle including a plurality of second sub-periods of the same type as the plurality of first sub-periods. The first row cycle overlaps with the second row cycle, and a first type sub-period of the first sub-periods overlaps with a second type sub-period of the second sub-periods, the first type and second type being different types.
    Type: Application
    Filed: August 8, 2012
    Publication date: February 14, 2013
    Inventors: Uk-song KANG, Chul-woo PARK, Hak-soo YU, Hong-sun HWANG
  • Publication number: 20120317352
    Abstract: At least one refresh without scrubbing is performed on a corresponding portion of the memory device with a first frequency. In addition, at least one refresh with scrubbing is performed on a corresponding portion of the memory device with a second frequency less than the first frequency. Accordingly, refresh operations with data scrubbing are performed to prevent data error accumulation. Furthermore, refresh operations without data scrubbing are also performed to reduce undue power consumption from the data scrubbing.
    Type: Application
    Filed: September 23, 2011
    Publication date: December 13, 2012
    Inventors: Uk-Song Kang, Hak-Soo Yu, Chul-Woo Park
  • Publication number: 20120260060
    Abstract: A memory device includes a hash table storing a hash value, a bit value, and a page address for each of a plurality of pages, a memory cell unit configured to store the pages and output contents corresponding to the page addresses of the pages having a same hash value, and a controller including a comparator configured to compare the contents output from the memory cell unit and change at least one bit value associated with a respective one of the pages upon determining that the contents of the pages are the same.
    Type: Application
    Filed: April 2, 2012
    Publication date: October 11, 2012
    Inventors: JOO YOUNG HWANG, Hak Soo Yu
  • Publication number: 20120230139
    Abstract: A semiconductor memory device including a bit line connected to a memory cell and a sense amplifier configured to drive a voltage level of a global bit line in response to a voltage level of the bit line. The sense amplifier provides data that is complementary to data stored in the memory cell to the global bit line and provides the complementary data of the global bit line to the memory cell during an active operation of the memory cell.
    Type: Application
    Filed: March 7, 2012
    Publication date: September 13, 2012
    Inventors: Jong-pil Son, Chul-woo Park, Young-hyun Jun, Hong-sun Hwang, Hak-soo Yu
  • Publication number: 20120212989
    Abstract: A semiconductor memory device is disclosed. The semiconductor memory device includes a memory array block, a first word line and a second word line. The memory array block includes a plurality of adjacent columns of memory cells, each column of memory cells including a plurality of consecutive memory cells having a plurality of respective consecutive cell transistors that comprise at least a first group of cell transistors and a second group of cell transistors. The first word line is disposed above the plurality of respective consecutive cell transistors and electrically connected to the first group of cell transistors, and the second word line is disposed below the plurality of respective consecutive cell transistors and electrically connected to the second group of cell transistors.
    Type: Application
    Filed: November 28, 2011
    Publication date: August 23, 2012
    Inventors: Hak-Soo YU, Su-A Kim, Hong-Sun Hwang, Chul-Woo Park
  • Publication number: 20120106281
    Abstract: A semiconductor memory device includes at least one memory cell block and at least one connection unit. The at least one memory cell block has a first region including at least one first memory cell connected to a first bit line, and a second region including at least one second memory cell connected to a second bit line. The at least one connection unit is configured to selectively connect the first bit line to a corresponding bit line sense amplifier based on a first control signal, and configured to selectively connect the second bit line to the corresponding bit line sense amplifier via a corresponding global bit line based on a second control signal.
    Type: Application
    Filed: October 27, 2011
    Publication date: May 3, 2012
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sua KIM, Chul-woo PARK, Hong-sun HWANG, Hak-soo YU
  • Publication number: 20120087177
    Abstract: A semiconductor memory device includes a memory cell and a first reference memory cell. The memory cell includes a first switching element and a first capacitor for storing data. The first switching element is controlled by a first wordline, and has a first terminal connected to a first terminal of the first capacitor and a second terminal connected to a first bitline. The first capacitor has a second terminal for receiving a first plate voltage. The first reference memory cell includes a first reference switching element and a first capacitor. The first switching element is controlled by a first reference wordline, and has a first terminal connected to a first terminal of the first reference capacitor and a second terminal connected to a second bitline. The first reference capacitor has a second terminal receiving a first reference plate voltage different from the first plate voltage.
    Type: Application
    Filed: September 21, 2011
    Publication date: April 12, 2012
    Inventors: Sua KIM, Chul-Woo Park, Hong-Sun Hwang, Hak-Soo Yu
  • Publication number: 20120063194
    Abstract: Semiconductor memory device having a stacking structure including resistor switch based logic circuits. The semiconductor memory device includes a first conductive line that includes a first line portion and a second line portion, wherein the first line portion and the second line portion are electrically separated from each other by an intermediate region disposed between the first and second line portions, a first variable resistance material film that is connected to the first line portion and stores data, and a second variable resistance material film that controls an electrical connection between the first line portion and the second line portion.
    Type: Application
    Filed: September 2, 2011
    Publication date: March 15, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In-gyu BAEK, Hong-sun HWANG, Hak-soo YU, Chul-woo PARK
  • Publication number: 20120020142
    Abstract: Provided is a semiconductor resistive memory device. The resistive memory device includes a plurality of unit cells. A source line and a data input/output line of the unit cells may be selectively connected to have a substantially same voltage level for equalization when the unit cells are in inactive or unselected state. The equalization may decrease current consumption and protect write error, and protect leakage current.
    Type: Application
    Filed: July 18, 2011
    Publication date: January 26, 2012
    Inventors: Hak Soo Yu, In Gyu Baek, Hong Sun Hwang, Su A. Kim, Mu Jin Seo
  • Publication number: 20110305059
    Abstract: Semiconductor memory devices include a first storage layer and a second storage layer, each of which includes at least one array, and a control layer for controlling access to the first storage layer and the second storage layer so as to write data to or read data from the array included in the first storage layer or the second storage layer in correspondence to a control signal. A memory capacity of the array included in the first storage layer is different from a memory capacity of the array included in the second storage layer.
    Type: Application
    Filed: June 6, 2011
    Publication date: December 15, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hak-soo Yu, Hong-sun Hwang, Kwan-young Oh, In-gyu Baek, Jin-hyoung Kwon