Patents by Inventor Han-Shen Lo

Han-Shen Lo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5493527
    Abstract: A read only memory cell array and method of operation thereof comprises an array of memory transistor cells, a plurality of word lines, a plurality of bit lines, a plurality of select bit lines, a plurality of bank select lines for enabling reading of a selected bank in the array connected to bank select transistors in the bank, a select even line adapted for enabling reading of even cells in a selected bank connected to select even cell transistors in the bank, and a select odd line adapted for enabling reading of odd cells in a selected bank connected to select odd cell transistors in the array.
    Type: Grant
    Filed: January 9, 1995
    Date of Patent: February 20, 1996
    Assignee: United Micro Electronics Corporation
    Inventors: Han-Shen Lo, Te-Sun Wu, Stephen S. Fu
  • Patent number: 5386380
    Abstract: A ROM IC includes an extra bit line. The extra bit line outputs a first binary logic signal when a word line in a no-use area is attempted to be read and a second binary logic signal when a word line in a use area is attempted to be read. The output of the extra bit line overrides the normal output of the ROM when a word line in a no-use area is attempted to be read, so that the output of a read operation in the no-use area is always a predetermined binary value. This predetermined binary output value occurs in spite of the fact that because of a defect the actual logic value of a storage location in the word line to be read in the no-use area is other than a desired value. When a word line in the use area is read, the output of the extra bit line does not override the actual binary value stored in the word line. Using the extra bit line and associated override circuitry, a ROM IC with a few defects in a no-use area may still be used in an application.
    Type: Grant
    Filed: July 21, 1993
    Date of Patent: January 31, 1995
    Assignee: United Microelectronics Corporation
    Inventors: Hsin-Li Chen, Han-Shen Lo, Wood Wu
  • Patent number: 5330924
    Abstract: A cost-effective and manufacturable method for producing ROM integrated circuits with closely-spaced self-aligned conductive lines, on the order of 0.3 micrometers apart, is described. Parallel, conductive semiconductor device structures are formed in a semiconductor substrate. An insulating layer is formed over the semiconductor substrate. A first conductive polysilicon layer is formed over the insulating layer. The first conductive polysilicon layer is patterned to form first polysilicon conductor lines which are parallel to each other, and orthogonal to the parallel, conductive semiconductor device structures. A first silicon oxide layer is formed on and between the first polysilicon conductor lines. The first silicon oxide layer is anisotropically etched to produce sidewall structures on the first polysilicon conductor lines. A second silicon oxide layer is formed on and between the first polysilicon conductor lines.
    Type: Grant
    Filed: November 19, 1993
    Date of Patent: July 19, 1994
    Assignee: United Microelectronics Corporation
    Inventors: Heng S. Huang, Kun-Luh Chen, Te-Sun Wu, Han-Shen Lo