Patents by Inventor Hari Pendurty

Hari Pendurty has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8694840
    Abstract: An integrated circuit is described that has a substrate with a memory array with dedicated support hardware formed on the substrate. An access wrapper circuit is coupled to address and data lines of the memory array and to control lines of the dedicated support hardware. The wrapper circuit is configured to provide an access port to the memory array. A test controller is formed on the substrate and coupled in parallel with the access wrapper circuit to the address and data lines of the memory array and to the control lines of the dedicated support hardware, wherein the test controller is operable to perform a test of the memory array by manipulating control signals to the support hardware in addition to those required to write data patterns into the memory array and to read the contents of the memory array.
    Type: Grant
    Filed: August 9, 2013
    Date of Patent: April 8, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Daniel R. Burggraf, III, Hari Pendurty
  • Publication number: 20130322176
    Abstract: An integrated circuit is described that has a substrate with a memory array with dedicated support hardware formed on the substrate. An access wrapper circuit is coupled to address and data lines of the memory array and to control lines of the dedicated support hardware. The wrapper circuit is configured to provide an access port to the memory array. A test controller is formed on the substrate and coupled in parallel with the access wrapper circuit to the address and data lines of the memory array and to the control lines of the dedicated support hardware, wherein the test controller is operable to perform a test of the memory array by manipulating control signals to the support hardware in addition to those required to write data patterns into the memory array and to read the contents of the memory array.
    Type: Application
    Filed: August 9, 2013
    Publication date: December 5, 2013
    Applicant: Texas Instruments Incorporated
    Inventors: Daniel R. Burggraf, III, Hari Pendurty
  • Patent number: 8539290
    Abstract: An integrated circuit is described that has a substrate with a memory array with dedicated support hardware formed on the substrate. An access wrapper circuit is coupled to address and data lines of the memory array and to control lines of the dedicated support hardware. The wrapper circuit is configured to provide an access port to the memory array. A test controller is formed on the substrate and coupled in parallel with the access wrapper circuit to the address and data lines of the memory array and to the control lines of the dedicated support hardware, wherein the test controller is operable to perform a test of the memory array by manipulating control signals to the support hardware in addition to those required to write data patterns into the memory array and to read the contents of the memory array.
    Type: Grant
    Filed: February 5, 2013
    Date of Patent: September 17, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Daniel Robert Burggraf, III, Hari Pendurty
  • Patent number: 8392772
    Abstract: An integrated circuit is described that has a substrate with a memory array with dedicated support hardware formed on the substrate. An access wrapper circuit is coupled to address and data lines of the memory array and to control lines of the dedicated support hardware. The wrapper circuit is configured to provide an access port to the memory array. A test controller is formed on the substrate and coupled in parallel with the access wrapper circuit to the address and data lines of the memory array and to the control lines of the dedicated support hardware, wherein the test controller is operable to perform a test of the memory array by manipulating control signals to the support hardware in addition to those required to write data patterns into the memory array and to read the contents of the memory array.
    Type: Grant
    Filed: September 16, 2010
    Date of Patent: March 5, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Daniel Robert Burggraf, III, Hari Pendurty
  • Publication number: 20120072790
    Abstract: An integrated circuit is described that has a substrate with a memory array with dedicated support hardware formed on the substrate. An access wrapper circuit is coupled to address and data lines of the memory array and to control lines of the dedicated support hardware. The wrapper circuit is configured to provide an access port to the memory array. A test controller is formed on the substrate and coupled in parallel with the access wrapper circuit to the address and data lines of the memory array and to the control lines of the dedicated support hardware, wherein the test controller is operable to perform a test of the memory array by manipulating control signals to the support hardware in addition to those required to write data patterns into the memory array and to read the contents of the memory array.
    Type: Application
    Filed: September 16, 2010
    Publication date: March 22, 2012
    Inventors: Daniel Robert Burggraf, III, Hari Pendurty
  • Publication number: 20110096820
    Abstract: A modulation evaluation system associated with frequency modulations periods of a phase-locked loop is described. The system includes a first accumulator for accumulating clock edges a window of the frequency modulation periods; a second accumulator coupled to the first accumulator and operative for accumulating clock edges during whole periods of the frequency modulation periods; a dynamic enable control coupled to a first input associated with the first accumulator and a second input associated with the second accumulator, wherein the dynamic enable control selectively transmits a first enable signal that controls when the first accumulator accumulates clock edges and a second enable signal controls when the second accumulator accumulates clock edges, and accumulating clock edges enable modulation evaluation during production.
    Type: Application
    Filed: October 27, 2010
    Publication date: April 28, 2011
    Inventors: Kevin Patrick Lavery, Hari Pendurty