Patents by Inventor Heping Yue

Heping Yue has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080157385
    Abstract: Multi-layer semiconductor devices and methods for their assembly are described in which the IC packages are endowed with vertical passive delay cells in order to approximately equalize, within selected design tolerances, the signal propagation delays among electrical traces within the package.
    Type: Application
    Filed: December 29, 2006
    Publication date: July 3, 2008
    Inventors: Heping Yue, Hongwei Liang, Michael A. Lamson
  • Patent number: 7132740
    Abstract: A semiconductor package having a plurality of conductors arrayed in two (or more) parallel planes, and an available ground conductor. Conductors in the auxiliary or second plane substantially overlay the primary signal conductors in the first plane, and the impedance of any lead or lead pair is arbitrarily set at the assembly process by connecting the auxiliary conductors to ground or by leaving them floating. Differential pairs of signal conductors, either odd or even mode are set by connecting the auxiliary conductors to a ground contact.
    Type: Grant
    Filed: April 10, 2003
    Date of Patent: November 7, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Michael A. Lamson, Heping Yue
  • Publication number: 20030201519
    Abstract: A semiconductor package having a plurality of conductors arrayed in two (or more) parallel planes, and an available ground conductor. Conductors in the auxiliary or second plane substantially overlay the primary signal conductors in the first plane, and the impedance of any lead or lead pair is arbitrarily set at the assembly process by connecting the auxiliary conductors to ground or by leaving them floating. Differential pairs of signal conductors, either odd or even mode are set by connecting the auxiliary conductors to a ground contact.
    Type: Application
    Filed: April 10, 2003
    Publication date: October 30, 2003
    Inventors: Michael A. Lamson, Heping Yue
  • Patent number: 6563208
    Abstract: A semiconductor package having a plurality of conductors arrayed in two (or more) parallel planes, and an available ground conductor. Conductors in the auxiliary or second plane substantially overlay the primary signal conductors in the first plane, and the impedance of any lead or lead pair is arbitrarily set at the assembly process by connecting the auxiliary conductors to ground or by leaving them floating. Differential pairs of signal conductors, either odd or even mode are set by connecting the auxiliary conductors to a ground contact.
    Type: Grant
    Filed: December 28, 2000
    Date of Patent: May 13, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Michael A. Lamson, Heping Yue
  • Patent number: 6424027
    Abstract: A semiconductor package substrate for assembling an integrated circuit chip operable at fast ramp rate signals and clock rates, comprising an insulating support having a region for attaching said chip; a pattern of electrical interconnections, disposed on said substrate in one metallization level and operable for transmitting waveforms; and a low pass filter for removing unwanted high frequency components from said transmitted waveforms, comprising a network of inductors and capacitors formed within said one metallization level and positioned substantially within said substrate region for chip attachment.
    Type: Grant
    Filed: September 12, 2000
    Date of Patent: July 23, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Michael A. Lamson, Heping Yue, Truong Ho
  • Publication number: 20020003291
    Abstract: A semiconductor package having a plurality of conductors arrayed in two (or more) parallel planes, and an available ground conductor. Conductors in the auxiliary or second plane substantially overlay the primary signal conductors in the first plane, and the impedance of any lead or lead pair is arbitrarily set at the assembly process by connecting the auxiliary conductors to ground or by leaving them floating. Differential pairs of signal conductors, either odd or even mode are set by connecting the auxiliary conductors to a ground contact.
    Type: Application
    Filed: December 28, 2000
    Publication date: January 10, 2002
    Inventors: Michael A. Lamson, Heping Yue