Patents by Inventor Hideaki Odagiri

Hideaki Odagiri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090175255
    Abstract: A wireless terminal device and a wireless base station device can reduce power consumption required to transmit or receive data in a wireless manner. A frame sent from a wireless LAN terminal station, transfer source, is sent to another wireless LAN terminal station, transfer destination, on a transfer route indicated by routing information stored in a memory to establish a multi-hop communication with a wireless LAN base station.
    Type: Application
    Filed: January 7, 2009
    Publication date: July 9, 2009
    Applicant: OKI SEMICONDUCTOR CO., LTD.
    Inventors: Hiroyuki AKIYAMA, Hideaki ODAGIRI
  • Patent number: 6665358
    Abstract: A digital matched filter stores a series of values of a digital input signal in a memory, compares each stored value with a corresponding value of a known code, and generates an analog comparison result signal for each comparison. The analog comparison result signals are combined to obtain an analog sum signal, which is then converted to a digital output signal. The digital output signal is obtained in real time, because there is little or no processing delay in combining the analog comparison result signals. The circuits that generate and combine the analog comparison result signals are similar to digital circuits, enabling the digital matched filter to be integrated easily with other digital signal-processing circuits.
    Type: Grant
    Filed: February 16, 2000
    Date of Patent: December 16, 2003
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Hideaki Odagiri
  • Patent number: 6618280
    Abstract: An associative memory includes an array of CAM cells each having a transistor indicating a result from comparing a stored bit with a reference bit. The transistors are connected in serial in each row of the array to form a NAND circuit producing a signal representing that the bits stored in all the cells in the row are consistent with the reference bits or otherwise that the cell at the LSB of the row stores a bit consistent with a reference bit. Each column of the array includes a logic circuit for masking the bits except those continuous from the MSB toward the LSB which correspond to the bits of a word having the most bits continuous from the MSB toward the LSB and consistent with the bits of the reference word among the stored words. The NAND circuit in a row of the cells storing a word having the most bits continuous from the MSB toward the LSB and consistent with the corresponding bits of a reference word develops a signal representing the longest coincidence data detected.
    Type: Grant
    Filed: May 13, 2002
    Date of Patent: September 9, 2003
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Noriaki Takahashi, Hideaki Odagiri
  • Patent number: 6597627
    Abstract: Clock switching circuitry includes a memory having a plurality of storage locations of a particular address each and configured to allow data to be written in and read out at the same time. The circuitry further includes a write pointer, a read pointer, a synchronizing circuit, a conflict detector, and a conflict avoiding circuit. The circuitry detects a conflict with high reliability and facilitates design using a CAD (Computer Aided Design) tool.
    Type: Grant
    Filed: March 25, 2002
    Date of Patent: July 22, 2003
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Yuichi Arata, Naoya Kimura, Hideaki Odagiri
  • Publication number: 20030031080
    Abstract: Clock switching circuitry includes a memory having a plurality of storage locations of a particular address each and configured to allow data to be written in and read out at the same time. The circuitry further includes a write pointer, a read pointer, a synchronizing circuit, a conflict detector, and a conflict avoiding circuit. The circuitry detects a conflict with high reliability and facilitates design using a CAD (Computer Aided Design) tool.
    Type: Application
    Filed: March 25, 2002
    Publication date: February 13, 2003
    Inventors: Yuichi Arata, Naoya Kimura, Hideaki Odagiri
  • Publication number: 20020131288
    Abstract: An associative memory includes an array of CAM cells each having a transistor indicating a result from comparing a stored bit with a reference bit. The transistors are connected in serial in each row of the array to form a NAND circuit producing a signal representing that the bits stored in all the cells in the row are consistent with the reference bits or otherwise that the cell at the LSB of the row stores a bit consistent with a reference bit. Each column of the array includes a logic circuit for masking the bits except those continuous from the MSB toward the LSB which correspond to the bits of a word having the most bits continuous from the MSB toward the LSB and consistent with the bits of the reference word among the stored words. The NAND circuit in a row of the cells storing a word having the most bits continuous from the MSB toward the LSB and consistent with the corresponding bits of a reference word develops a signal representing the longest coincidence data detected.
    Type: Application
    Filed: May 13, 2002
    Publication date: September 19, 2002
    Applicant: Oki Electric Industry Co., Ltd.
    Inventors: Noriaki Takahashi, Hideaki Odagiri
  • Patent number: 6388909
    Abstract: An associative memory includes an array of CAM cells each having a transistor indicating a result from comparing a stored bit with a reference bit. The transistors are connected in serial in each row of the array to form a NAND circuit producing a signal representing that the bits stored in all the cells in the row are consistent with the reference bits or otherwise that the cell at the LSB of the row stores a bit consistent with a reference bit. Each column of the array includes a logic circuit for masking the bits except those continuous from the MSB toward the LSB which correspond to the bits of a word having the most bits continuous from the MSB toward the LSB and consistent with the bits of the reference word among the stored words. The NAND circuit in a row of the cells storing a word having the most bits continuous from the MSB toward the LSB and consistent with the corresponding bits of a reference word develops a signal representing the longest coincidence data detected.
    Type: Grant
    Filed: January 9, 2001
    Date of Patent: May 14, 2002
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Noriaki Takahashi, Hideaki Odagiri
  • Publication number: 20010008493
    Abstract: An associative memory includes an array of CAM cells each having a transistor indicating a result from comparing a stored bit with a reference bit. The transistors are connected in serial in each row of the array to form a NAND circuit producing a signal representing that the bits stored in all the cells in the row are consistent with the reference bits or otherwise that the cell at the LSB of the row stores a bit consistent with a reference bit. Each column of the array includes a logic circuit for masking the bits except those continuous from the MSB toward the LSB which correspond to the bits of a word having the most bits continuous from the MSB toward the LSB and consistent with the bits of the reference word among the stored words. The NAND circuit in a row of the cells storing a word having the most bits continuous from the MSB toward the LSB and consistent with the corresponding bits of a reference word develops a signal representing the longest coincidence data detected.
    Type: Application
    Filed: January 9, 2001
    Publication date: July 19, 2001
    Inventors: Noriaki Takahashi, Hideaki Odagiri
  • Patent number: 5905668
    Abstract: A CAM device has an HIT flag cell and a word select separation circuit, with data being stored in a plurality of CAM cells. The HIT flag cell then stores whether or not data stored in the CAM and inputted words (data) coincide. The word select separation circuit the detects the lowest address values corresponding to words within coinciding words and then sequentially resets HIT flag cells storing the coinciding of words.
    Type: Grant
    Filed: October 29, 1997
    Date of Patent: May 18, 1999
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Noriaki Takahashi, Hideaki Odagiri, Koji Takeshita, Yuji Uyama