Patents by Inventor Hideyuki Matsuoka

Hideyuki Matsuoka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050035428
    Abstract: A semiconductor integrated circuit device is provided, in which variation in the threshold voltage of a MISFET, for example, a MISFET pair that constitute a sense amplifier, can be reduced. In a logic circuit area over which a logic circuit such as a sense amplifier circuit required to drive a memory cell is formed, n-type active areas having no gate electrode are arranged at both edges of active areas over which a p-channel MISFET pair for constituting a sense amplifier are formed. Assuming that the width between active areas nwp1 and nw1 is L4, the width between active areas nwp2 and nw2 is L6, and the width between active areas nwp1 and nwp2 is L5, (L4-L5), (L6-L5), and (L4-L6) are set equal to almost zero or smaller than twice the minimum processing dimension, so that the variation in shape of the device isolation trenches with the widths L4, L5, and L6 can be reduced, and the threshold voltage difference in the MISFET pair can be reduced.
    Type: Application
    Filed: September 22, 2004
    Publication date: February 17, 2005
    Inventors: Norikatsu Takaura, Riichiro Takemura, Hideyuki Matsuoka, Shinichiro Kimura, Hisao Asakura, Ryo Nagai, Satoru Yamada
  • Publication number: 20040258866
    Abstract: The image display device has a display section formed of plural pixels and a control section which controls the display section, and is provided with nonvolatile phase-change type pixel memories in respective ones of the pixels, or is provided with a nonvolatile phase-change type frame memory in the control section. Each of the nonvolatile phase-change type pixel memories is formed of one or more switches and a variable-resistance memory element fabricated from a chalcogenide material for storing display data for at least a specified period of time. The nonvolatile phase-change type frame memory is formed of one or more switches and a variable-resistance memory element fabricated from a chalcogenide material for retaining display data for one frame.
    Type: Application
    Filed: February 6, 2004
    Publication date: December 23, 2004
    Applicants: Hitachi., Ltd., Hitachi Displays, Ltd.
    Inventors: Takeo Shiba, Motoyasu Terao, Hideyuki Matsuoka
  • Patent number: 6831316
    Abstract: An existent DRAM memory cell comprises transistors as a switch and capacitors for accumulating storage charges in which the height of the capacitor has been increased more and more along with micro miniaturization, which directly leads to increase in the manufacturing cost. The invention of the present application provides a semiconductor memory device of a basic constitution in which a memory cell array having plural memory cells disposed on a semiconductor substrate and word lines and data lines for selecting the memory cells and a peripheral circuit at the periphery of the memory cell array wherein the memory cell comprises a multi-layer of a conductive layer, an insulating layer and plural semiconductor layers containing impurities, and a potential can be applied to the insulating layer enabling the tunneling effect. The invention of the present application concerns a memory cell not requiring capacitor and capable of being formed in simple steps.
    Type: Grant
    Filed: March 19, 2002
    Date of Patent: December 14, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Hideyuki Matsuoka, Takeshi Sakata, Shinichiro Kimura, Toshiaki Yamanaka, Tsuyoshi Kachi, Tomonori Sekiguchi
  • Publication number: 20040240292
    Abstract: Disclosed herein is a phase change memory provided with a write data register DIR, an output data selector DOS, a write address register AR, an address comparator ACP and a flag register FR. Write data is not only written into a memory cell but also retained by the write data register until the next write cycle. If a read access occurs to that address before the next write cycle, data is read out from the register without reading the data from the memory cell array.
    Type: Application
    Filed: January 12, 2004
    Publication date: December 2, 2004
    Applicant: Hitachi., Ltd.
    Inventors: Takeshi Sakata, Kenichi Osada, Riichiro Takemura, Hideyuki Matsuoka
  • Publication number: 20040233748
    Abstract: A phase change memory device is provided which is constituted by memory cells using memory elements and select transistors and having high heat resistance to be capable of an operation at 140 degrees or higher. As a device configuration, a recording layer of which, of Zn—Ge—Te, content of Zn, Cd or the like is 20 atom percent or more, content of at least one element selected from the group consisting of Ge and Sb is less than 40 atom percent, and content of Te is 40 atom percent or more is used. It is thereby possible to implement the memory device usable for an application which may be performed at a high temperature such as an in-vehicle use.
    Type: Application
    Filed: March 3, 2004
    Publication date: November 25, 2004
    Inventors: Motoyasu Terao, Norikatsu Takaura, Kenzo Kurotsuchi, Hideyuki Matsuoka, Tsuyoshi Yamauchi
  • Publication number: 20040233769
    Abstract: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
    Type: Application
    Filed: June 28, 2004
    Publication date: November 25, 2004
    Applicant: Hitachi, Ltd.
    Inventors: Hideyuki Matsuoka, Kiyoo Itoh, Motoyasu Terao, Satoru Hanzawa, Takeshi Sakata
  • Publication number: 20040223368
    Abstract: Disclosed are a fast, highly-integrated and highly-reliable magnetoresistive random access memory (MRAM) and a semiconductor device which uses the MRAM. The semiconductor device performs the read-out operation of the MRAM using memory cells for storing information by using a change in magnetoresistance of a magnetic tunnel junction (MTJ) element with a high S/N ratio. Each memory cell includes an MTJ element and a bipolar transistor. The read-out operation is carried out by selecting a word line, amplifying a current flowing in the MTJ element of a target memory cell by the bipolar transistor and outputting the amplified current to an associated read data line.
    Type: Application
    Filed: June 9, 2004
    Publication date: November 11, 2004
    Applicant: Hitachi, Ltd.
    Inventors: Takeshi Sakata, Satoru Hanzawa, Hideyuki Matsuoka, Katsuro Watanabe, Kenchi Ito
  • Patent number: 6812540
    Abstract: A semiconductor integrated circuit device is provided, in which variation in the threshold voltage of a MISFET, for example, a MISFET pair that constitute a sense amplifier, can be reduced. In a logic circuit area over which a logic circuit such as a sense amplifier circuit required to drive a memory cell is formed, n-type active areas having no gate electrode are arranged at both edges of active areas over which a p-channel MISFET pair for constituting a sense amplifier are formed. Assuming that the width between active areas nwp1 and nw1 is L4, the width between active areas nwp2 and nw2 is L6, and the width between active areas nwp1 and nwp2 is L5, (L4−L5), (L6−L5), and (L4−L6) are set equal to almost zero or smaller than twice the minimum processing dimension, so that the variation in shape of the device isolation trenches with the widths L4, L5, and L6 can be reduced, and the threshold voltage difference in the MISFET pair can be reduced.
    Type: Grant
    Filed: November 19, 2002
    Date of Patent: November 2, 2004
    Assignees: Hitachi, Ltd., Elpida Memory, Inc.
    Inventors: Norikatsu Takaura, Riichiro Takemura, Hideyuki Matsuoka, Shinichiro Kimura, Hisao Asakura, Ryo Nagai, Satoru Yamada
  • Patent number: 6809364
    Abstract: A DRAM of an open bit line structure has a cell area smaller than that of a DRAM of a folded bit line structure and is susceptible to noise. A conventional DRAM of an open bit line structure has a large bit line capacitance and is susceptible to noise or has a large cell area. There has been no DRAM of an open bit line structure having a small bit line capacitance, unsusceptible to noise and having a small cell area. The present invention forms capacitor lower electrode plug holes not aligned with bit lines to reduce bit line capacitance. Bit lines are formed in a small width, capacitor lower electrode plugs are dislocated from positions corresponding to the centers of the bit lines in directions away from the bit lines and the contacts are formed in a reduced diameter to avoid increasing the cell area. Thus a semiconductor storage device of an open bit line structure resistant to noise and having a small cell area is provided.
    Type: Grant
    Filed: July 31, 2003
    Date of Patent: October 26, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Hideyuki Matsuoka, Satoru Yamada, Isamu Asano, Ryo Nagai, Tomonori Sekiguchi, Riichiro Takemura
  • Publication number: 20040207961
    Abstract: Disclosed is a magnetoresistance device which uses a ferromagnetic tunnel junction formed by inserting an insulating layer between two ferromagnetic layers and whose application to a magnetic head and a magnetoresistance memory is promising. The magnetoresistance device has a multilayer structure which has a ferromagnetic tunnel junction formed by lamination of a first ferromagnetic layer, an insulating layer and a second ferromagnetic layer, and in which at least one of the first and second ferromagnetic layers is a half-metallic ferromagnet formed of a material having such an electronic structure that one spin having a metallic band near Fermi energy has a gap at a level of higher energy than the Fermi energy and the other spin has a metallic band at the same level.
    Type: Application
    Filed: November 5, 2003
    Publication date: October 21, 2004
    Inventors: Masahiko Ichimura, Tomihiro Hashizume, Toshiyuki Onogi, Kenchi Ito, Hideyuki Matsuoka
  • Patent number: 6798005
    Abstract: A capacitor consisting of a storage electrode (19), a capacitor dielectric film (20) and a plate electrode (21) is formed in a trench formed through dielectric films (6, 8, 10 and 12) stacked on a semiconductor substrate (1) and buried wiring layers (9 and 11) are formed under the capacitor. As the capacitor is formed not in the semiconductor substrate but over it, there is room in area in which the capacitor can be formed and the difficulty of forming wiring is reduced by using the wiring layers (9 and 11) for a global word line and a selector line. As the upper face of an dielectric film (32) which is in contact with the lower face of wiring (34) in a peripheral circuit area is extended into a memory cell area and is in contact with the side of the capacitor (33), step height between the peripheral circuit area and the memory cell area is remarkably reduced.
    Type: Grant
    Filed: July 29, 2002
    Date of Patent: September 28, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Shinichiro Kimura, Toshiaki Yamanaka, Kiyoo Itoh, Takeshi Sakata, Tomonori Sekiguchi, Hideyuki Matsuoka
  • Publication number: 20040184331
    Abstract: The object of the invention is to avoid an unselected data line being driven in a memory array composed of memory cells each of which uses a storage element depending upon variable resistance and a selection transistor when the selection transistors in all memory cells on a selected word line conduct. To achieve the object, a source line parallel to a data line is provided, a precharge circuit for equipotentially driving both and a circuit for selectively driving the source line are arranged. Owing to this configuration, a current path is created in only a cell selected by a row decoder and a column decoder and a read-out signal can be generated. Therefore, a lower-power, lower-noise and more highly integrated nonvolatile memory such as a phase change memory can be realized, compared with a conventional type.
    Type: Application
    Filed: February 3, 2004
    Publication date: September 23, 2004
    Inventors: Satoru Hanzawa, Kiyoo Itoh, Hideyuki Matsuoka, Motoyasu Terao, Takeshi Sakata
  • Publication number: 20040179388
    Abstract: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
    Type: Application
    Filed: March 25, 2004
    Publication date: September 16, 2004
    Applicant: Hitachi, Ltd.
    Inventors: Hideyuki Matsuoka, Kiyoo Itoh, Motoyasu Terao, Satoru Hanzawa, Takeshi Sakata
  • Patent number: 6791134
    Abstract: A capacitor consisting of a storage electrode (19), a capacitor dielectric film (20) and a plate electrode (21) is formed in a trench formed through dielectric films (6, 8, 10 and 12) stacked on a semiconductor substrate (1) and buried wiring layers (9 and 11) are formed under the capacitor. As the capacitor is formed not in the semiconductor substrate but over it, there is room in area in which the capacitor can be formed and the difficulty of forming wiring is reduced by using the wiring layers (9 and 11) for a global word line and a selector line. As the upper face of an dielectric film (32) which is in contact with the lower face of wiring (34) in a peripheral circuit area is extended into a memory cell area and is in contact with the side of the capacitor (33), step height between the peripheral circuit area and the memory cell area is remarkably reduced.
    Type: Grant
    Filed: July 26, 2002
    Date of Patent: September 14, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Shinichiro Kimura, Toshiaki Yamanaka, Kiyoo Itoh, Takeshi Sakata, Tomonori Sekiguchi, Hideyuki Matsuoka
  • Patent number: 6771535
    Abstract: Disclosed are a fast, highly-integrated and highly-reliable magnetoresistive random access memory (MRAM) and a semiconductor device which uses the MRAM. The semiconductor device performs the read-out operation of the MRAM using memory cells for storing information by using a change in magnetoresistance of a magnetic tunnel junction (MTJ) element with a high S/N ratio. Each memory cell includes an MTJ element and a bipolar transistor. The read-out operation is carried out by selecting a word line, amplifying a current flowing in the MTJ element of a target memory cell by the bipolar transistor and outputting the-amplified current to an associated read data line.
    Type: Grant
    Filed: April 14, 2003
    Date of Patent: August 3, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Takeshi Sakata, Satoru Hanzawa, Hideyuki Matsuoka, Katsuro Watanabe, Kenchi Ito
  • Publication number: 20040104416
    Abstract: A refresh characteristic of a DRAM memory cell is improved and the performance of a MISFET formed in the periphery thereof and constituting a logic circuit is improved.
    Type: Application
    Filed: July 10, 2003
    Publication date: June 3, 2004
    Applicants: Hitachi, Ltd., NEC Electronics Corporation, NEC Corporation
    Inventors: Norikatsu Takaura, Hideyuki Matsuoka, Shinichiro Kimura, Ryo Nagai, Satoru Yamada
  • Publication number: 20040105326
    Abstract: A memory cell in a so-called MRAM by utilizing a tunnel magnetic resistance in the prior art has raised problems that a magnetic field to be applied to a TMR element is essentially weak since a word line for write is disposed apart from the TMR element, that a large current is required at the time of a writing operation, and that electric power consumption is large. In order to solve the above-described problems experienced in the prior art, the present invention provides an MRAM memory cell structure and its fabricating method in which a word line for write is disposed near a TMR element and surrounds it in three directions.
    Type: Application
    Filed: November 19, 2003
    Publication date: June 3, 2004
    Applicant: Renesas Technology Corp.
    Inventors: Hideyuki Matsuoka, Kenchi Ito, Takeshi Sakata, Kiyoo Itoh
  • Patent number: 6740921
    Abstract: A semiconductor memory cell and forming method thereof utilizes a vertical select transistor to eliminate the problem of a large cell surface area in memory cells of the related art utilizing phase changes. A memory cell with a smaller surface area than the DRAM device of the related art is achieved by the present invention. Besides low power consumption during read operation, the invention also provides phase change memory having low power consumption even during write operation. Phase change memory also has stable read-out operation.
    Type: Grant
    Filed: December 2, 2002
    Date of Patent: May 25, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Hideyuki Matsuoka, Kiyoo Itoh, Motoyasu Terao, Satoru Hanzawa, Takeshi Sakata
  • Publication number: 20040084676
    Abstract: The invention provides a semiconductor memory device comprising a plurality of word lines, a plurality of bit lines, and a plurality of static memory cells each having a first, second, third, fourth, fifth, and sixth transistors. While each of channels of the first, second, third, and fourth transistors are formed vertical against a substrate of the semiconductor memory device. Each of semiconductor regions forming a source or a drain of the fifth and sixth transistors forms a PN junction against the substrate. According to another aspect of the invention, the SRAM device of the invention has a plurality of SRAM cells, at least one of which is a vertical SRAM cell comprising at least four vertical transistors onto a substrate, and each vertical transistor includes a source, a drain, and a channel therebetween aligning in one aligning line which penetrates into the substrate surface at an angle greater than zero degree.
    Type: Application
    Filed: October 28, 2003
    Publication date: May 6, 2004
    Applicant: Renesas Technology Corporation
    Inventors: Norikatsu Takaura, Hideyuki Matsuoka, Riichiro Takemura, Kousuke Okuyama, Masahiro Moniwa, Akio Nishida, Kota Funayama, Tomonori Sekiguchi
  • Publication number: 20040047201
    Abstract: According to the present invention, an overlay margin is secured for matching a wiring electrode 11 with a storage electrode 15 of a capacitor at their point of contact and the required area for a memory cell can be decreased by placing the plug electrode 11 of titanium nitride in the active region of a semiconductor substrate or over the gate electrode, reducing the size of the opening for passing the storage electrode 15 of the capacitor of a stacked structure, and decreasing the line width of a wiring electrode 13. By the common use of the above-mentioned plug electrodes in a CMISFET region in the peripheral circuit and in a memory cell of a static RAM, their circuit layouts can be made compact.
    Type: Application
    Filed: September 12, 2003
    Publication date: March 11, 2004
    Applicant: Hitachi, Ltd.
    Inventors: Toshiaki Yamanaka, Shinichiro Kimura, Hideyuki Matsuoka, Tomonori Sekiguchi, Takeshi Sakata, Kiyoo Itoh