Patents by Inventor Hiromichi Kaino

Hiromichi Kaino has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040210738
    Abstract: An on-chip multiprocessor having a chip layout for efficient multiprocessor control, wherein multiple processors and shared portions such as shared caches are symmetric with respect to a desired linear axis and a multiprocessor controller is located in the area containing said linear axis. This makes the distances between the processors and the controller equal and shorter, and also decreases differences in the distance between the controller and shared portions, thereby permitting higher speed processing of signals among these.
    Type: Application
    Filed: April 27, 2004
    Publication date: October 21, 2004
    Inventors: Takeshi Kato, Michitaka Yamamoto, Hiromichi Kaino, Teruhisa Shimizu, Masayuki Ohayashi, Hiroki Yamashita, Noboru Masuda, Tatsuya Saito