Patents by Inventor Hisanobu Tsukazaki

Hisanobu Tsukazaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7385845
    Abstract: The object of the present invention is to provide a composite storage circuit capable of executing a writing operation and reading operation at high speed, and as the result of that, a semiconductor apparatus capable of realizing an instant-on function and an instant-off function is provided. The composite storage circuit is constituted of a volatile storage circuit and a non-volatile storage circuit connected in parallel, and the same information as storage information in the volatile storage circuit is stored in the non-volatile storage circuit. Moreover, as a power supply to the volatile storage circuit decreases, storage information in the volatile storage circuit is written in the non-volatile storage circuit. Further, after a power failure or a decreased power supply, storage information from the non-volatile storage circuit is returned to the volatile storage circuit upon restarting power feeding. Further, a semiconductor apparatus is constituted by having the composite storage circuit described above.
    Type: Grant
    Filed: February 7, 2003
    Date of Patent: June 10, 2008
    Assignee: Sony Corporation
    Inventors: Katsutoshi Moriyama, Hironobu Mori, Hisanobu Tsukazaki
  • Patent number: 7376801
    Abstract: It is an object to provide, in a data storage circuit for storing data, a power saving data storage circuit and a data writing method in the data storage circuit, and, further, to provide a data storage device. Thus, in the present invention, reading out existing data stored in a storage element M is performed prior to performing writing of new data to the storage element M to compare the existing data and the new data. The data storage circuit is configured so that in a case where the existing data and the new data are identical with each other, writing to the storage element M is not performed, and, in a case where the existing data and the new data are not identical with each other, writing of the new data to the storage element M is performed. The data storage circuit is formed on a semiconductor substrate to have a data storage device.
    Type: Grant
    Filed: March 17, 2003
    Date of Patent: May 20, 2008
    Assignee: Sony Corporation
    Inventors: Katsutoshi Moriyama, Hironobu Mori, Hisanobu Tsukazaki
  • Publication number: 20050235118
    Abstract: It is an object to, in a data storage circuit for storing data, provide a power saving data storage circuit and a data writing method in the data storage circuit, and further, a data storage device. Thus, in the present invention, reading out of existing data stored in a storage element M is performed prior to performing writing of new data to the storage element M to compare the existing data and the new data. The data storage circuit is configured so that in a case where the existing data and the new data are identical with each other, writing to the storage element M is not performed and, in a case where the existing data and the new data are not identical with each other, writing of the new data to the storage element M is performed. The data storage circuit is formed on a semiconductor substrate to have a data storage device.
    Type: Application
    Filed: March 17, 2003
    Publication date: October 20, 2005
    Applicant: Sony Corporation
    Inventors: Katsutoshi Moriyama, Hironobu Mori, Hisanobu Tsukazaki
  • Publication number: 20050077543
    Abstract: The object of the present invention is to provide a composite storage circuit capable of executing a writing operation and reading operation at high speed, and as the result of that, a semiconductor apparatus capable of realizing an instant-on function and an instant-off function is provided. The composite storage circuit is constituted of a volatile storage circuit and a non-volatile storage circuit connected in parallel, and the same information as storage information in the volatile storage circuit is stored in the non-volatile storage circuit. Moreover, as a power supply to the volatile storage circuit decreases, storage information in the volatile storage circuit is written in the non-volatile storage circuit. Further, after a power failure or a decreased power supply, storage information from the non-volatile storage circuit is returned to the volatile storage circuit upon restarting power feeding. Further, a semiconductor apparatus is constituted by having the composite storage circuit described above.
    Type: Application
    Filed: February 7, 2003
    Publication date: April 14, 2005
    Inventors: Katsutoshi Moriyama, Hironoeu Mori, Hisanobu Tsukazaki
  • Patent number: 6078531
    Abstract: An address transition detector (ATD) detects a change of address and generates a pulse signal Sc. A control circuit generates a pulse signal Sd and outputs it to a booster circuit in response to a timing of completion of the signal Sc. The booster circuit generates a boosted voltage higher in level than a power supply voltage during an active period of the signal Sd and outputs it to a decoder. The decoder holds the control gate of the output transistor connected to the word line selected in response to the address at a first voltage level, then inputs the boosted voltage to one of the source and drain electrodes so as to hold the gate at a second voltage level higher than the first voltage level by exactly the boosted voltage using capacitive coupling between the control gate and the one of the source and drain electrodes, whereby it outputs a boosted voltage to the other of the drain and source electrodes and drives the word line connected to the other of the drain and source electrodes.
    Type: Grant
    Filed: January 19, 1999
    Date of Patent: June 20, 2000
    Assignee: Sony Corporation
    Inventors: Yoshifumi Miyazima, Patrick Chuang, Hisanobu Tsukazaki
  • Patent number: 5414668
    Abstract: A memory device comprising a memory cell for storing data, at least one bit line connected to the memory cell, and a switch normally held in a first condition connecting the bit line to a voltage source. The switch is in a second condition disconnecting the bit line from the voltage source in the presence of a control signal. The memory device also includes a program device for producing the control signal to change the switch from the first condition to the second condition when the bit line has a leakage trouble.
    Type: Grant
    Filed: December 23, 1993
    Date of Patent: May 9, 1995
    Assignee: Sony Corporation
    Inventors: Katsuya Nakashima, Hisanobu Tsukazaki
  • Patent number: 5041904
    Abstract: In a digital video signal processing circuit where digital composite video signals are inputted and processed in separation into a luminance signal and a chrominance signal, the digital video signal processing circuit is provided with a device for separating a first frequency component including a luminance signal in a relatively low region from the digital composite video signals, a device for separating a second frequency component including a luminance signal in the vicinity of a color subcarrier and a chrominance signal, a line comb-shaped filter for separating the second frequency component into the luminance signal in the vicinity of the color subcarrier and the chroninance signal, an adding device for adding the first frequency component and the luminance signal in the vicinity of the color subcarrier, a phase inversion device for inverting the phase of the chrominance signal, and an adding device for adding the chrominance signal in phase inversion to the first frequency component or the luminance sig
    Type: Grant
    Filed: March 23, 1989
    Date of Patent: August 20, 1991
    Assignees: Hitachi, Ltd., Hitachi Video Engineering, Inc.
    Inventors: Shigemitsu Higuchi, Hisanobu Tsukazaki, Motohiro Sasaki
  • Patent number: 4858030
    Abstract: A reproducing apparatus of a video disc player, wherein for a special reproduction such as a fast forward reproduction, or a reverse reproduction from a CLV disc, a field memory is provided for storing video signals of length of one field. A reading-in operation to the field memory is synchronized with a reproduced synchronizing signal. A writing-out operation from the field memory is synchronized with a reference synchronizing signal. A discontinuity of phase caused by a track jump is eliminated, and a stabilized picture on a TV monitor can be provided.
    Type: Grant
    Filed: August 21, 1987
    Date of Patent: August 15, 1989
    Assignees: Hitachi, Ltd., Hitachi Video Engineering, Inc.
    Inventors: Masuo Oku, Yoshimichi Kudo, Tomomitsu Kuroyanagi, Kazuo Kondo, Hisanobu Tsukazaki, Tetsuya Ikeda, Akio Nakashima, Takashi Kimura