Patents by Inventor Hoay Tien Teoh
Hoay Tien Teoh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11696409Abstract: A printed circuit board (PCB) comprises a blind via and a discrete component vertically embedded within the blind via.Type: GrantFiled: September 30, 2016Date of Patent: July 4, 2023Assignee: Intel CorporationInventors: Tin Poay Chuah, Min Suet Lim, Hoay Tien Teoh, Mooi Ling Chang, Chin Lee Kuan
-
Publication number: 20220139814Abstract: An electronic package with passive components located between a first substrate and a second substrate. The electronic package can include a first substrate including a device interface for communication with an electronic device. An interposer can be electrically coupled to the first substrate. A second substrate can be offset from the first substrate at a distance. The second substrate can be electrically coupled to the first substrate through the interposer. A passive component can be attached to one of the first substrate or the second substrate. The passive component can be located between the first substrate and the second substrate. A height of the passive component can be is less than the distance between the first substrate and the second substrate. The second substrate can include a die interface configured for communication with a die. The die interface can be communicatively coupled to the passive component.Type: ApplicationFiled: January 19, 2022Publication date: May 5, 2022Inventors: Eng Huat Goh, Min Suet Lim, Jiun Hann Sir, Hoay Tien Teoh, Jimmy Huat Since Huang
-
Patent number: 11264315Abstract: An electronic package with passive components located between a first substrate and a second substrate. The electronic package can include a first substrate including a device interface for communication with an electronic device. An interposer can be electrically coupled to the first substrate. A second substrate can be offset from the first substrate at a distance. The second substrate can be electrically coupled to the first substrate through the interposer. A passive component can be attached to one of the first substrate or the second substrate. The passive component can be located between the first substrate and the second substrate. A height of the passive component can be is less than the distance between the first substrate and the second substrate. The second substrate can include a die interface configured for communication with a die. The die interface can be communicatively coupled to the passive component.Type: GrantFiled: December 18, 2017Date of Patent: March 1, 2022Assignee: Intel CorporationInventors: Eng Huat Goh, Min Suet Lim, Jiun Hann Sir, Hoay Tien Teoh, Jimmy Huat Since Huang
-
Patent number: 10861839Abstract: Donut-shaped Dynamic Random Access Memory (DRAM) includes a hole that fits around a processor, such that the DRAM and the processor are adjacent to one another on an Integrated Circuit (IC) package. In an embodiment, a heat spreader is mounted on top of the processor and covers a top of the DRAM without touching the DRAM.Type: GrantFiled: August 5, 2019Date of Patent: December 8, 2020Assignee: Intel CorporationInventors: Eng Huat Goh, Hoay Tien Teoh
-
Patent number: 10785872Abstract: A jumper may be adapted to transmit an electrical signal. The jumper may be included in a system on a chip. The system on a chip may include a substrate, and the substrate may include one or more routing layers. The jumper may be included in the one or more routing layers of the substrate. A first interconnect may be positioned on a first side of the system on a chip, and a second interconnect may be positioned on a second side of the system on a chip. The jumper may be in electrical communication with the first interconnect, and may be in electrical communication with the second interconnect. The jumper may be electrically isolated from other components of the system on a chip, such as one or more die coupled to the substrate.Type: GrantFiled: January 31, 2019Date of Patent: September 22, 2020Assignee: Intel CorporationInventors: Eng Huat Goh, Hoay Tien Teoh
-
Publication number: 20200027867Abstract: Donut-shaped Dynamic Random Access Memory (DRAM) includes a hole that fits around a processor, such that the DRAM and the processor are adjacent to one another on an Integrated Circuit (IC) package. In an embodiment, a heat spreader is mounted on top of the processor and covers a top of the DRAM without touching the DRAM.Type: ApplicationFiled: August 5, 2019Publication date: January 23, 2020Inventors: Eng Huat Goh, Hoay Tien Teoh
-
Patent number: 10492299Abstract: The electronic assembly includes a printed circuit board; an electronic package that includes an electronic component mounted on a substrate, wherein the substrate is mounted to the printed circuit board; a first memory module mounted to the printed circuit board such that the first memory module is adjacent to the electronic package; a second memory module mounted to the printed circuit board; and a substrate bridge that electrically connects the first and second memory modules to the electronic package, wherein a lower surface of the substrate bridge is connected to an upper surface of the substrate and an upper surface of the first and second memory modules.Type: GrantFiled: November 13, 2015Date of Patent: November 26, 2019Assignee: Intel CorporationInventors: Eng Huat Goh, Hoay Tien Teoh, Jia Yan Go, Jenny Shio Yin Ong
-
Publication number: 20190306978Abstract: A jumper may be adapted to transmit an electrical signal. The jumper may be included in a system on a chip. The system on a chip may include a substrate, and the substrate may include one or more routing layers. The jumper may be included in the one or more routing layers of the substrate. A first interconnect may be positioned on a first side of the system on a chip, and a second interconnect may be positioned on a second side of the system on a chip. The jumper may be in electrical communication with the first interconnect, and may be in electrical communication with the second interconnect. The jumper may be electrically isolated from other components of the system on a chip, such as one or more die coupled to the substrate.Type: ApplicationFiled: January 31, 2019Publication date: October 3, 2019Inventors: Eng Huat Goh, Hoay Tien Teoh
-
Patent number: 10411001Abstract: Donut-shaped Dynamic Random Access Memory (DRAM) includes a hole that fits around a processor, such that the DRAM and the processor are adjacent to one another on an Integrated Circuit (TC) package. In an embodiment, a heat spreader is mounted on top of the processor and covers a top of the DRAM without touching the DRAM.Type: GrantFiled: December 16, 2015Date of Patent: September 10, 2019Assignee: Intel CorporationInventors: Eng Huat Goh, Hoay Tien Teoh
-
Publication number: 20190208643Abstract: A printed circuit board (PCB) comprises a blind via and a discrete component vertically embedded within the blind via.Type: ApplicationFiled: September 30, 2016Publication date: July 4, 2019Inventors: Tin Poay CHUAH, Min Suet LIM, Hoay Tien TEOH, Mooi Ling CHANG, Chin Lee KUAN
-
Publication number: 20190103346Abstract: An electronic package with passive components located between a first substrate and a second substrate. The electronic package can include a first substrate including a device interface for communication with an electronic device. An interposer can be electrically coupled to the first substrate. A second substrate can be offset from the first substrate at a distance. The second substrate can be electrically coupled to the first substrate through the interposer. A passive component can be attached to one of the first substrate or the second substrate. The passive component can be located between the first substrate and the second substrate. A height of the passive component can be is less than the distance between the first substrate and the second substrate. The second substrate can include a die interface configured for communication with a die. The die interface can be communicatively coupled to the passive component.Type: ApplicationFiled: December 18, 2017Publication date: April 4, 2019Inventors: Eng Huat Goh, Min Suet Lim, Jiun Hann Sir, Hoay Tien Teoh, Jimmy Huat Since Huang
-
Patent number: 10163777Abstract: Interconnects for semiconductor packages are described. An apparatus may comprise a decoupling capacitor on a logic board, and a conductive interconnect element on the logic board, the conductive interconnect element to connect the decoupling capacitor on the logic board to a power conductor comprising a power pad of a semiconductor package, the conductive interconnect element at a different layer than a ground-potential layer of the logic board. Other embodiments are described and claimed.Type: GrantFiled: March 31, 2017Date of Patent: December 25, 2018Assignee: INTEL CORPORATIONInventors: Seok Ling Lim, Eng Huat Goh, Hoay Tien Teoh, Jenny Shio Yin Ong, Jia Yan Go, Jiun Hann Sir, Min Suet Lim
-
Publication number: 20180366457Abstract: Donut-shaped Dynamic Random Access Memory (DRAM) includes a hole that fits around a processor, such that the DRAM and the processor are adjacent to one another on an Integrated Circuit (TC) package. In an embodiment, a heat spreader is mounted on top of the processor and covers a top of the DRAM without touching the DRAM.Type: ApplicationFiled: December 16, 2015Publication date: December 20, 2018Inventors: Eng Huat Goh, Hoay Tien Teoh
-
Publication number: 20180324951Abstract: The electronic assembly includes a printed circuit board; an electronic package that includes an electronic component mounted on a substrate, wherein the substrate is mounted to the printed circuit board; a first memory module mounted to the printed circuit board such that the first memory module is adjacent to the electronic package; a second memory module mounted to the printed circuit board; and a substrate bridge that electrically connects the first and second memory modules to the electronic package, wherein a lower surface of the substrate bridge is connected to an upper surface of the substrate and an upper surface of the first and second memory modules.Type: ApplicationFiled: November 13, 2015Publication date: November 8, 2018Inventors: Penang Goh, Hoay Tien Teoh, Jia Yan Go, Jenny Shio Yin Ong
-
Publication number: 20180286804Abstract: Interconnects for semiconductor packages are described. An apparatus may comprise a decoupling capacitor on a logic board, and a conductive interconnect element on the logic board, the conductive interconnect element to connect the decoupling capacitor on the logic board to a power conductor comprising a power pad of a semiconductor package, the conductive interconnect element at a different layer than a ground-potential layer of the logic board. Other embodiments are described and claimed.Type: ApplicationFiled: March 31, 2017Publication date: October 4, 2018Applicant: INTEL CORPORATIONInventors: SEOK LING LIM, ENG HUAT GOH, HOAY TIEN TEOH, JENNY SHIO YIN ONG, JIA YAN GO, JIUN HANN SIR, MIN SUET LIM
-
Patent number: 9972589Abstract: Described herein are integrated circuit structures having a package substrate with microstrip architecture as the uppermost layers and a surface conductive layer that is electrically connected to a ground plane internal to the package substrate, as well as related devices and methods. In one aspect of the present disclosure, an integrated circuit package substrate may have an internal ground plane, a dielectric layer, a microstrip signal layer as the top transmission line layer, a solder resist layer, and a surface conductive layer that is electrically connected to the internal ground plane in the package substrate. In another aspect of the present disclosure, an integrated circuit package substrate may include altering thicknesses of the dielectric and/or solder resist layers to optimize electrical performance by having the microstrip signal layer closer in proximity to the internal ground layer as compared to the surface conductive layer.Type: GrantFiled: March 30, 2017Date of Patent: May 15, 2018Assignee: Intel CorporationInventors: Eng Huat Goh, Min Suet Lim, Jiun Hann Sir, Seok Ling Lim, Hoay Tien Teoh
-
Patent number: 9960224Abstract: A three capacitor stack and associated methods are shown. An exemplary capacitor device may include a first capacitor stack that includes a first plurality of layers of reference electrodes interleaved with first capacitor electrodes, a second capacitor stack on the first capacitor stack that includes a second plurality of layers of reference electrodes interleaved with second capacitor electrodes, and a third capacitor stack on the second capacitor stack that includes a reference electrode and a third capacitor electrode. A respective layer of dielectric material is formed between the reference electrodes and the first capacitor electrodes, the second capacitor electrodes, and the third capacitor electrode.Type: GrantFiled: September 30, 2016Date of Patent: May 1, 2018Assignee: Intel CorporationInventors: Eng Huat Goh, Jiun Hann Sir, Han Kung Chua, Min Suet Lim, Hoay Tien Teoh
-
Publication number: 20180097056Abstract: A three capacitor stack and associated methods are shown. An exemplary capacitor device may include a first capacitor stack that includes a first plurality of layers of reference electrodes interleaved with first capacitor electrodes, a second capacitor stack on the first capacitor stack that includes a second plurality of layers of reference electrodes interleaved with second capacitor electrodes, and a third capacitor stack on the second capacitor stack that includes a reference electrode and a third capacitor electrode. A respective layer of dielectric material is formed between the reference electrodes and the first capacitor electrodes, the second capacitor electrodes, and the third capacitor electrode.Type: ApplicationFiled: September 30, 2016Publication date: April 5, 2018Inventors: Eng Huat Goh, Jiun Hann Sir, Han Kung Chua, Min Suet Lim, Hoay Tien Teoh
-
Patent number: 9907170Abstract: A computer system assembly that includes a substrate and a first board mounted on the substrate. A flexible cable is secured to the first board. The computer system assembly further includes a second board mounted on the substrate. The second board includes a FPC connector. The FPC connector includes a body having a channel extending through the body such that the flexible cable may be positioned in the channel and pulled entirely through the body of the FPC connector. The FPC connector further includes a latching mechanism that secures the flexible cable within the channel once the flexible cable is pulled through the FPC connector. The first board and the second board are moved closer together as the flex cable is pulled through the FPC connector before at least one of the first board and the second board is mounted on the substrate.Type: GrantFiled: July 1, 2015Date of Patent: February 27, 2018Assignee: Intel CorporationInventors: Eng Huat Goh, Hoay Tien Teoh
-
Publication number: 20170181281Abstract: A computer system assembly that includes a substrate and a first board mounted on the substrate. A flexible cable is secured to the first board. The computer system assembly further includes a second board mounted on the substrate. The second board includes a FPC connector. The FPC connector includes a body having a channel extending through the body such that the flexible cable may be positioned in the channel and pulled entirely through the body of the FPC connector. The FPC connector further includes a latching mechanism that secures the flexible cable within the channel once the flexible cable is pulled through the FPC connector. The first board and the second board are moved closer together as the flex cable is pulled through the FPC connector before at least one of the first board and the second board is mounted on the substrate.Type: ApplicationFiled: July 1, 2015Publication date: June 22, 2017Inventors: Eng Huat GOH, Hoay Tien TEOH