Patents by Inventor Horng-Wen Chen

Horng-Wen Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11963969
    Abstract: Provided is a pharmaceutical composition including gastrodin and a use thereof for the prevention or the treatment of amyotrophic lateral sclerosis. The pharmaceutical composition is effective in reducing neuronal axon degeneration and neurofibromin accumulation, improving symptoms of amyotrophic lateral sclerosis and extending life of patients of amyotrophic lateral sclerosis.
    Type: Grant
    Filed: September 16, 2022
    Date of Patent: April 23, 2024
    Assignee: BUDDHIST TZU CHI MEDICAL FOUNDATION
    Inventors: Chia-Yu Chang, Shinn-Zong Lin, Hsiao-Chien Ting, Hui-I Yang, Horng-Jyh Harn, Hong-Lin Su, Ching-Ann Liu, Yu-Shuan Chen, Tzyy-Wen Chiou, Tsung-Jung Ho
  • Patent number: 6660528
    Abstract: A method for determining the number of contaminating particles in a process chamber is described. While the method is particularly suited for detecting particles in a metal etch chamber, the present invention novel method can be utilized in any other semiconductor process chambers as long as there is a particle contamination problem. The method is carried out by conducting at least two particle dislodging cycles each including a step of flowing at least one process gas used in the process into the chamber at a flow rate of at least 30 sccm, and then evacuating the at least one process gas from the chamber to a pressure of not higher than 1 mTorr. Typical process gas that can be utilized in a metal etch chamber includes Cl2, BCl3 and Ar. The process gas should be flown into the etch chamber until a chamber pressure of at least 6 mTorr is reached, and preferably until at least a chamber pressure of 8 mTorr is reached.
    Type: Grant
    Filed: April 12, 2000
    Date of Patent: December 9, 2003
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Horng-Wen Chen, Jeng-Fieng Lu, Chiang-Jen Peng
  • Patent number: 6283131
    Abstract: A new method of patterning the polysilicon layer in the manufacture of an integrated circuit device has been achieved. A polysilicon layer is provided overlying a semiconductor substrate. The polysilicon layer may overlie a gate oxide layer and thereby comprise the polysilicon gate for MOS devices. A hard mask layer is provided overlying the polysilicon layer. A resist layer is provided overlying the hard mask layer. The resist layer is patterned to form a resist mask the exposes a part of the hard mask layer. The polysilicon layer is patterned in a plasma dry etching chamber. First, the resist layer is optionally trimmed by etching. Second, the hard mask layer is etched where exposed by the resist mask to form a hard mask that exposes a part of the polysilicon layer. Third, the resist mask is stripped away. Fourth, polymer residue from the resist mask is cleaned away using a chemistry containing CF4 gas. Fifth, the polysilicon layer is etched where exposed by the hard mask.
    Type: Grant
    Filed: September 25, 2000
    Date of Patent: September 4, 2001
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Horng-Wen Chen, Chi-How Wu
  • Patent number: 6254398
    Abstract: A process for determining particles in a dry etching system, prior to performing the dry etching definition of a desired pattern, has been developed. The process features a two cycle, dry etching procedure, with the first cycle performed using a first set of dry etching conditions, not robust enough to result in etching of exposed material, but robust enough do allow the activation, and operation, of a backside helium alarm procedure, used to monitor particle count in the dry etching chamber, to be realized. If particle counts are acceptable a second cycle of the dry etching procedure, using a second set of dry etching conditions, is employed to define the desired pattern. If the particle counts observed via use of the backside helium alarm procedure during the non-etching, first cycle, are high, the dry etching procedure is interrupted. After cleanup of the dry etching chamber, the same samples, with a re-worked photoresist, are again subjected to the two cycle, dry etching procedure.
    Type: Grant
    Filed: April 24, 2000
    Date of Patent: July 3, 2001
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventor: Horng-Wen Chen
  • Patent number: 6214703
    Abstract: A method that teaches the formation of deep trenches within the surface of a semiconductor wafer, these deep trenches are used to separate the wafer into individual chips by applying stress to the wafer. The formation of the deep trenches uses exposing a thick layer of photoresist followed by etching. The etching is a two step etch, a stabilization etch and a main etch. The stress used to separate the wafer into individual chips can be invoked by applying physical force to the wafer.
    Type: Grant
    Filed: April 15, 1999
    Date of Patent: April 10, 2001
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Horng-Wen Chen, Chen-Yu Chang
  • Patent number: 5962345
    Abstract: A process is described for etching contact holes though a dielectric layer down to a silicon surface. Initial etching, until the silicon is exposed, is performed in a suitable plasma environment under high RF power. This results in damage to the newly exposed silicon surface. Said damage is repaired by exposing the silicon and the photoresist to an atmosphere that includes carbon tetrafluoride and atomic oxygen. The latter oxidizes the damaged layer, allowing it to be removed by the former. Much of the photoresist is also removed by the atomic oxygen, any that still remains being then removed using a wet etch. At the user's option, the silicon may be allowed to overetch during the high RF power application and/or a low power RF step may be introduced to partially remove silicon surface damage prior to the atomic oxygen treatment.
    Type: Grant
    Filed: July 13, 1998
    Date of Patent: October 5, 1999
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ming-Shuo Yen, Horng-Wen Chen, Pei Hung Chen
  • Patent number: RE40007
    Abstract: A new method of patterning the polysilicon layer in the manufacture of an integrated circuit device has been achieved. A polysilicon layer is provided overlying a semiconductor substrate. The polysilicon layer may overlie a gate oxide layer and thereby comprise the polysilicon gate for MOS devices. A hard mask layer is provided overlying the polysilicon layer. A resist layer is provided overlying the hard mask layer. The resist layer is patterned to form a resist mask the exposes a part of the hard mask layer. The polysilicon layer is patterned in a plasma dry etching chamber. First, the resist layer is optionally trimmed by etching. Second, the hard mask layer is etched where exposed by the resist mask to form a hard mask that exposes a part of the polysilicon layer. Third, the resist mask is stripped away. Fourth, polymer residue from the resist mask is cleaned away using a chemistry containing CF4 gas. Fifth, the polysilicon layer is etched where exposed by the hard mask.
    Type: Grant
    Filed: August 28, 2003
    Date of Patent: January 22, 2008
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Horng-Wen Chen, Chi-How Wu