Patents by Inventor Hsin-Ley Chen

Hsin-Ley Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070266286
    Abstract: An integrated circuit includes a double frequency clock generator and a double input generator to test semiconductor devices at full frequency using a half frequency tester. A clock generator circuit and a test data generator circuit provides differential clock signals and test data signals at a normal rate (1× mode) and a high speed rate (2× mode) to a device under test. In the 1× mode, the clock generator circuit and the test data generator circuit pass through the differential clock signals and test data values provided by a testing device unchanged. In the 2× mode, the clock generator circuit receives the differential clock signal as a clock signal clk and a clock signal clkb 90 degrees out of phase, and outputs a clock signal clk_int and a clock signal clkb_int that are inverted signals of each other and that are twice the frequency of the clock signal clk and the clock signal clkb.
    Type: Application
    Filed: April 28, 2006
    Publication date: November 15, 2007
    Inventors: Chih-Chiang Tseng, Hsin-Ley Chen, Jae-Hyeong Kim
  • Publication number: 20070101222
    Abstract: A chain of boundary scan registers is configured to use a two-phase clock signal to avoid data timing race conditions. The two-phase clock signal is generated according to a two-phase clock generator, which includes two self-timed clock pulse generators for each boundary scan register. The two-phase clock generator locally generates a self-timed clock pulse at the rising edge of a clock signal, which triggers a first stage of the boundary scan register. The two-phase clock generator also generates a self-timed clock pulse at the falling edge of the input clock signal, which triggers a second stage of the boundary scan register. The two-phase clock controlled boundary scan register includes two latches, each latch is triggered by one of the self-timed clock pulse generated locally from the rising and falling edge of the input clock signal.
    Type: Application
    Filed: April 14, 2006
    Publication date: May 3, 2007
    Inventors: Hsin-Ley Chen, Patrick Chuang, Mu-Hsiang Huang
  • Publication number: 20070097780
    Abstract: A decoding signal circuit is configured to generate a dual operation decoding signal that enables a read operation and a write operation to be performed in one clock cycle. The decoding signal circuit is configured such that a read decoding signal and a write decoding signal are generated and multiplexed together to form the dual operation decoding signal. The memory device receives a read address and a write address consecutively in one cycle to generate the dual operation decoding signal. A single operation, such as a read only operation or a write only operation, can be performed as well as the dual operation of performing the read operation and the write operation in the same cycle.
    Type: Application
    Filed: April 14, 2006
    Publication date: May 3, 2007
    Inventors: Hsin-Ley Chen, Chih-Chiang Tseng, Mu-Hsiang Huang