Patents by Inventor Hsin-Tang Peng

Hsin-Tang Peng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6903022
    Abstract: A method of forming contact holes. A dielectric liner is comformally formed on a substrate, parts of the dielectric liner between the second and the third conducting structure are removed, a conductive liner is conformally formed on the substrate, and parts of the metal layer are removed to leave parts thereof between the second and the third conducting structure. An ILD layer is then formed on the entire surface of the substrate, and a patterned photoresist layer is formed on the ILD layer. Finally, the ILD layer is etched using the patterned photoresist layer as a mask to form a first contact hole, a second contact hole, and a third contact hole in the ILD layer at the same time.
    Type: Grant
    Filed: October 3, 2002
    Date of Patent: June 7, 2005
    Assignee: ProMOS Technologies Inc.
    Inventors: Hsin-Tang Peng, Yung-Ching Wang, Teng-Chun Yang
  • Publication number: 20040067653
    Abstract: A method of forming contact holes. A dielectric liner is comformally formed on a substrate, parts of the dielectric liner between the second and the third conducting structure are removed, a conductive liner is conformally formed on the substrate, and parts of the metal layer are removed to leave parts thereof between the second and the third conducting structure. An ILD layer is then formed on the entire surface of the substrate, and a patterned photoresist layer is formed on the ILD layer. Finally, the ILD layer is etched using the patterned photoresist layer as a mask to form a first contact hole, a second contact hole, and a third contact hole in the ILD layer at the same time.
    Type: Application
    Filed: October 3, 2002
    Publication date: April 8, 2004
    Inventors: Hsin-Tang Peng, Yung-Ching Wang, Teng-Chun Yang
  • Publication number: 20030082900
    Abstract: A method of forming contact plugs is used on a semiconductor substrate with at least four adjacent gate conducting structures, wherein a second gate conducting structure and a third gate conducting structure are formed within an active area. First, the gap between the second gate conducting structure and the third gate conducting structure is filled with a first conductive layer. Then, an inter-layered dielectric (ILD) layer with a planarized surface is formed on the entire surface of the substrate to cover the first conductive layer. Next, a bitline contact hole is formed in the ILD layer to expose the first conductive layer. Thereafter, the bitline contact hole is filled with a second conductive layer to serve as a bitline contact plug.
    Type: Application
    Filed: February 1, 2002
    Publication date: May 1, 2003
    Inventors: Hsin-Tang Peng, Yung-Ching Wang
  • Patent number: 6548394
    Abstract: A method of forming contact plugs is used on a semiconductor substrate with at least four adjacent gate conducting structures, wherein a second gate conducting structure and a third gate conducting structure are formed within an active area. First, the gap between the second gate conducting structure and the third gate conducting structure is filled with a first conductive layer. Then, an inter-layered dielectric (ILD) layer with a planarized surface is formed on the entire surface of the substrate to cover the first conductive layer. Next, a bitline contact hole is formed in the ILD layer to expose the first conductive layer. Thereafter, the bitline contact hole is filled with a second conductive layer to serve as a bitline contact plug.
    Type: Grant
    Filed: February 1, 2002
    Date of Patent: April 15, 2003
    Assignee: Promos Technologies, Inc.
    Inventors: Hsin-Tang Peng, Yung-Ching Wang
  • Patent number: 6492263
    Abstract: Disclosed is a dual damascene process for a semiconductor device with two low dielectric constant layers in a stack thereof, in which a via hole and a trench connecting with the via hole are formed respectively in the dielectric layers and a conductor is filled in the via hole and the trench to connect with a conductive region below the via hole after a barrier layer between the via hole and the conductive region is removed. A liner is deposited on the sidewalls of the dielectric layers in the via hole and the trench before the removal of the barrier layer to prevent particles of the conductive region such as copper from sputtering up to the dielectric layers when removing the barrier layer. An etch-stop layer inserted between the dielectric layers is pulled back to be spaced from the via hole with a distance to improve the trench-to-via alignment.
    Type: Grant
    Filed: October 6, 2000
    Date of Patent: December 10, 2002
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsin-Tang Peng, Fu-Cheng Lin, Chun-Wei Chen
  • Patent number: 6245467
    Abstract: A method for fabricating a deep trench capacitor by using a patterned mask having a specific pattern thereon is provided. The specific pattern is formed by caving at least one side thereof in. The method for fabricating a deep trench capacitor includes the steps of providing a substrate, forming a deep trench having an opening by using the patterned mask with the above-described pattern within a predetermined rectangular area on the substrate, and utilizing the deep trench to form a deep trench capacitor.
    Type: Grant
    Filed: August 17, 1999
    Date of Patent: June 12, 2001
    Assignee: Mosel Vitelic Inc.
    Inventors: Hsin-Tang Peng, Jacson Liu
  • Patent number: 6128070
    Abstract: A monitor method and apparatus for overlay alignment of a stepper includes a reticle having a plurality of align marks for the stepper to expose a plurality of stepping exposing patterns on an initial layer of a wafer in a step-and-repeat manner. Each subsequent stepping exposing pattern has at least one align mark overlaying with one of the align marks of a previous/adjacent stepping exposing pattern. A triangle geometric equation may be used to calculate the deviation angle resulting from stepping direction and reticle position (e.g., reticle skew angle) so that overlay accuracy against the initial layer may be monitored effectively for enhancing wafer production yield.
    Type: Grant
    Filed: May 12, 1999
    Date of Patent: October 3, 2000
    Assignee: Mosel Vitelic Inc.
    Inventor: Hsin-Tang Peng