Patents by Inventor Huankiat Seh

Huankiat Seh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140111924
    Abstract: A process of forming a thin-film capacitor that includes sol-gel patterning of a dielectric thin film on a first electrode, lift-off removal of unwanted dielectric thin film, and mating the dielectric thin film with a second electrode. The thin-film capacitor exhibits a substantially uniform heat-altered morphology along a line defined by a characteristic dimension thereof. A computing system is also disclosed that includes the thin-film capacitor.
    Type: Application
    Filed: December 27, 2013
    Publication date: April 24, 2014
    Inventors: Huankiat SEH, Yongki MIN, Cengiz A. PALANDUZ
  • Patent number: 8623737
    Abstract: A process of forming a thin-film capacitor that includes sol-gel patterning of a dielectric thin film on a first electrode, lift-off removal of unwanted dielectric thin film, and mating the dielectric thin film with a second electrode. The thin-film capacitor exhibits a substantially uniform heat-altered morphology along a line defined by a characteristic dimension thereof. A computing system is also disclosed that includes the thin-film capacitor.
    Type: Grant
    Filed: March 31, 2006
    Date of Patent: January 7, 2014
    Assignee: Intel Corporation
    Inventors: Huankiat Seh, Yongki Min, Cengiz A. Palanduz
  • Patent number: 8143697
    Abstract: Some embodiments of the invention include thin film capacitors formed in a package substrate of an integrated circuit package. At least one of the thin film capacitors includes a first electrode layer, a second electrode layer, and a dielectric layer between the first and second electrode layers. Each of the first and second electrode layers and the dielectric layer is formed individually and directly on the package substrate. Other embodiments are described and claimed.
    Type: Grant
    Filed: July 10, 2009
    Date of Patent: March 27, 2012
    Assignee: Intel Corporation
    Inventors: Huankiat Seh, Yongki Min
  • Patent number: 8094459
    Abstract: A microelectronic substrate, a method of forming the same, and a system including the same. The microelectronic substrate comprises: a conductive layer; a spacer layer disposed onto the conductive dielectric layer; a dielectric build-up layer disposed onto the spacer layer, the spacer layer being made of a material that has a lower shrinkage than a material of the embedding dielectric-build-up layer during curing, and a higher viscosity than a material of the embedding dielectric build-up layer in its pre-cure form and during curing; and active or passive microelectronic components embedded within the dielectric build-up layer.
    Type: Grant
    Filed: October 4, 2010
    Date of Patent: January 10, 2012
    Assignee: Intel Corporation
    Inventors: Islam Salama, Huankiat Seh
  • Patent number: 7981758
    Abstract: A method may include depositing a dielectric layer onto a substrate, removing portions of the dielectric layer to create a plurality of separated non-removed portions of the dielectric layer, depositing one or more passive electronic components into each of the plurality of separated non-removed portions, and curing the separated non-removed portions of the dielectric layer.
    Type: Grant
    Filed: October 20, 2010
    Date of Patent: July 19, 2011
    Assignee: Intel Corporation
    Inventors: Huankiat Seh, Yongki Min, Islam A. Salama
  • Publication number: 20110034002
    Abstract: A method may include depositing a dielectric layer onto a substrate, removing portions of the dielectric layer to create a plurality of separated non-removed portions of the dielectric layer, depositing one or more passive electronic components into each of the plurality of separated non-removed portions, and curing the separated non-removed portions of the dielectric layer.
    Type: Application
    Filed: October 20, 2010
    Publication date: February 10, 2011
    Inventors: Huankiat Seh, Yongki Min, Islam A. Salama
  • Publication number: 20110018145
    Abstract: A microelectronic substrate, a method of forming the same, and a system including the same. The microelectronic substrate comprises: a conductive layer; a spacer layer disposed onto the conductive dielectric layer; a dielectric build-up layer disposed onto the spacer layer, the spacer layer being made of a material that has a lower shrinkage than a material of the embedding dielectric-build-up layer during curing, and a higher viscosity than a material of the embedding dielectric build-up layer in its pre-cure form and during curing; and active or passive microelectronic components embedded within the dielectric build-up layer.
    Type: Application
    Filed: October 4, 2010
    Publication date: January 27, 2011
    Inventors: Islam Salama, Huankiat Seh
  • Patent number: 7838419
    Abstract: A method may include depositing a dielectric layer onto a substrate, removing portions of the dielectric layer to create a plurality of separated non-removed portions of the dielectric layer, depositing one or more passive electronic components into each of the plurality of separated non-removed portions, and curing the separated non-removed portions of the dielectric layer.
    Type: Grant
    Filed: December 20, 2006
    Date of Patent: November 23, 2010
    Assignee: Intel Corporation
    Inventors: Huankiat Seh, Yongki Min, Islam A. Salama
  • Patent number: 7808797
    Abstract: A microelectronic substrate, a method of forming the same, and a system including the same. The microelectronic substrate comprises: a conductive layer; a spacer layer disposed onto the conductive dielectric layer; a dielectric build-up layer disposed onto the spacer layer, the spacer layer being made of a material that has a lower shrinkage than a material of the embedding dielectric-build-up layer during curing, and a higher viscosity than a material of the embedding dielectric build-up layer in its pre-cure form and during curing; and active or passive microelectronic components embedded within the dielectric build-up layer.
    Type: Grant
    Filed: December 11, 2006
    Date of Patent: October 5, 2010
    Assignee: Intel Corporation
    Inventors: Islam Salama, Huankiat Seh
  • Patent number: 7738257
    Abstract: A microelectronic device, a method of fabricating the device, and a system including the device. The device includes: a substrate including a polymer build-up layer, and a passive structure embedded in the substrate. The passive structure includes a top conductive layer overlying the polymer build-up layer, a dielectric layer overlying the top conductive layer, and a bottom conductive layer overlying the dielectric layer. The device further includes a conductive via extending through the polymer build-up layer and electrically insulated from the bottom conductive layer, an insulation material insulating the conductive via from the bottom conductive layer, and a bridging interconnect disposed at a side of the top conductive layer facing away from the dielectric layer, the bridging interconnect electrically connecting the conductive via to the top conductive layer.
    Type: Grant
    Filed: December 13, 2006
    Date of Patent: June 15, 2010
    Assignee: Intel Corporation
    Inventors: Islam Salama, Yongki Min, Huankiat Seh
  • Publication number: 20090273057
    Abstract: Some embodiments of the invention include thin film capacitors formed in a package substrate of an integrated circuit package. At least one of the thin film capacitors includes a first electrode layer, a second electrode layer, and a dielectric layer between the first and second electrode layers. Each of the first and second electrode layers and the dielectric layer is formed individually and directly on the package substrate. Other embodiments are described and claimed.
    Type: Application
    Filed: July 10, 2009
    Publication date: November 5, 2009
    Inventors: Huankiat Seh, Yongki Min
  • Patent number: 7572709
    Abstract: Some embodiments of the invention include thin film capacitors formed in a package substrate of an integrated circuit package. At least one of the thin film capacitors includes a first electrode layer, a second electrode layer, and a dielectric layer between the first and second electrode layers. Each of the first and second electrode layers and the dielectric layer is formed individually and directly on the package substrate. Other embodiments are described and claimed.
    Type: Grant
    Filed: June 29, 2006
    Date of Patent: August 11, 2009
    Assignee: Intel Corporation
    Inventors: Huankiat Seh, Yongki Min
  • Patent number: 7553738
    Abstract: A microelectronic device, a method of fabricating the device, and a system including the device. The method includes: providing a substrate including an underlying conductive layer and a polymer build-up layer overlying the underlying conductive layer; providing a passive microelectronic structure; embedding the passive structure in the polymer build-up layer of the substrate; and patterning the passive structure after embedding, patterning including over-etching the bottom electrode layer. The passive microelectronic structure being embedded includes an unpatterned bottom electrode layer; an unpatterned capacitor dielectric layer overlying the bottom electrode layer; and an unpatterned top electrode layer overlying the capacitor dielectric layer.
    Type: Grant
    Filed: December 11, 2006
    Date of Patent: June 30, 2009
    Assignee: Intel Corporation
    Inventors: Yongki Min, Huankiat Seh
  • Patent number: 7435675
    Abstract: A method of forming a pre-patterned high-k dielectric film onto a support layer. The method includes: providing a support layer; providing a template defining template openings therein exhibiting a pattern that is a mirror image of a pattern of the pre-patterned high-k dielectric film; disposing the template onto the support layer; providing a high-k precursor material inside the template openings; curing the high-k precursor material inside the template openings to yield a cured film; and removing the template from the support layer after curing to leave the cured film on the conductive film.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: October 14, 2008
    Assignee: Intel Corporation
    Inventors: Huankiat Seh, Yongki Min
  • Patent number: 7416938
    Abstract: An integrated thin-film capacitor includes a dielectric disposed between a first electrode and a second electrode. The thin-film capacitor includes a dielectric disposed upon the first electrode, and the dielectric exhibits a substantially uniform heat-altered morphology along a line defined by a characteristic dimension thereof. A computing system is also disclosed that includes the thin-film capacitor.
    Type: Grant
    Filed: March 31, 2006
    Date of Patent: August 26, 2008
    Assignee: Intel Corporation
    Inventors: Huankiat Seh, Yongki Min
  • Publication number: 20080148560
    Abstract: A method may include depositing a dielectric layer onto a substrate, removing portions of the dielectric layer to create a plurality of separated non-removed portions of the dielectric layer, depositing one or more passive electronic components into each of the plurality of separated non-removed portions, and curing the separated non-removed portions of the dielectric layer.
    Type: Application
    Filed: December 20, 2006
    Publication date: June 26, 2008
    Inventors: Huankiat Seh, Yongki Min, Islam Salama
  • Publication number: 20080142253
    Abstract: A microelectronic device, a method of fabricating the device, and a system including the device. The device includes: a substrate including a polymer build-up layer, and a passive structure embedded in the substrate. The passive structure includes a top conductive layer overlying the polymer build-up layer, a dielectric layer overlying the top conductive layer, and a bottom conductive layer overlying the dielectric layer. The device further includes a conductive via extending through the polymer build-up layer and electrically insulated from the bottom conductive layer, an insulation material insulating the conductive via from the bottom conductive layer, and a bridging interconnect disposed at a side of the top conductive layer facing away from the dielectric layer, the bridging interconnect electrically connecting the conductive via to the top conductive layer.
    Type: Application
    Filed: December 13, 2006
    Publication date: June 19, 2008
    Inventors: Islam Salama, Yongki Min, Huankiat Seh
  • Publication number: 20080137263
    Abstract: A microelectronic device, a method of fabricating the device, and a system including the device. The method includes: providing a substrate including an underlying conductive layer and a polymer build-up layer overlying the underlying conductive layer; providing a passive microelectronic structure; embedding the passive structure in the polymer build-up layer of the substrate; and patterning the passive structure after embedding, patterning including over-etching the bottom electrode layer. The passive microelectronic structure being embedded includes an unpatterned bottom electrode layer; an unpatterned capacitor dielectric layer overlying the bottom electrode layer; and an unpatterned top electrode layer overlying the capacitor dielectric layer.
    Type: Application
    Filed: December 11, 2006
    Publication date: June 12, 2008
    Inventors: Yongki Min, Huankiat Seh
  • Publication number: 20080137314
    Abstract: A microelectronic substrate, a method of forming the same, and a system including the same. The microelectronic substrate comprises: a conductive layer; a spacer layer disposed onto the conductive dielectric layer; a dielectric build-up layer disposed onto the spacer layer, the spacer layer being made of a material that has a lower shrinkage than a material of the embedding dielectric-build-up layer during curing, and a higher viscosity than a material of the embedding dielectric build-up layer in its pre-cure form and during curing; and active or passive microelectronic components embedded within the dielectric build-up layer.
    Type: Application
    Filed: December 11, 2006
    Publication date: June 12, 2008
    Inventors: Islam Salama, Huankiat Seh
  • Publication number: 20080003765
    Abstract: Some embodiments of the invention include thin film capacitors formed in a package substrate of an integrated circuit package. At least one of the thin film capacitors includes a first electrode layer, a second electrode layer, and a dielectric layer between the first and second electrode layers. Each of the first and second electrode layers and the dielectric layer is formed individually and directly on the package substrate. Other embodiments are described and claimed.
    Type: Application
    Filed: June 29, 2006
    Publication date: January 3, 2008
    Inventors: Huankiat Seh, Yongki Min