Patents by Inventor Hung-I Wang

Hung-I Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6930474
    Abstract: In a switching mode DC-to-DC power converter including a high-side transistor connected between an input voltage and an output node, a low-side transistor connected between the output node and a reference potential, and an inductor connected to the output node to derive an output voltage and an output current, a current sense apparatus and method employs a ramp signal generator to generate a ramp signal with a slope proportional to the difference between the input and output voltages, a DC signal generator to generate a DC signal proportional to the DC component of the current through the low-side transistor, and a summing circuit for combining the ramp and DC signals.
    Type: Grant
    Filed: September 3, 2003
    Date of Patent: August 16, 2005
    Assignee: Richtek Technology Corp.
    Inventor: Hung-I Wang
  • Publication number: 20050140347
    Abstract: In a time-sharing current sense circuit for a multi-phase converter, a common transconductive amplifier is selectively connected to the channels of the converter power stage by a plurality of first switches under the control of a set of control clocks to detect the channel current of a selected channel among the channels so as to generate a sense current, and a sense current generated by the common transconductive amplifier from the sensed channel current is switched by a plurality of second switches under the control of the same control clocks to connect to one of a plurality of sampling-and-holding circuits each corresponding to one of the channels to generate a current sense signal to modulate the channel current of the selected channel.
    Type: Application
    Filed: April 21, 2004
    Publication date: June 30, 2005
    Inventors: Jiun-Chiang Chen, Hsin-Hsin Ho, Hung-I Wang, Liang-Pin Tai
  • Patent number: 6876190
    Abstract: A current sense apparatus and method comprises a common drain DMOSFET and a MOSFET connected in series between a high voltage and a low voltage to serve as an output stage. The DMOSFET produces a phase output current, a mirror current mirrored from the phase output current, and a sense voltage. A servo amplifier is connected with the mirror current and sense voltage to produce a current sense signal. Due to the mirror current from the DMOSFET proportional to the phase output current, the current sense apparatus senses the phase output current in a temperature independent manner.
    Type: Grant
    Filed: April 9, 2004
    Date of Patent: April 5, 2005
    Assignee: Richtek Technology Corp.
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Patent number: 6839252
    Abstract: A two-step ripple-free multi-phase buck converter and method thereof comprises a first-stage voltage regulator to convert an input voltage to an intermediate voltage and a second-stage voltage regulator with a phase number not less than two to further convert the intermediate voltage to an output voltage by a split phase control, in which the ratio of the intermediate voltage to the output voltage is intended to the phase number such that the steady state output current of the converter approaches to be ripple-free, and hence the drivers and MOSFETs for the second-stage voltage regulator are lower cost, the efficiency of the second-stage voltage regulator is improved, and a higher slew rate current is obtained for transient driving capabilities.
    Type: Grant
    Filed: May 21, 2003
    Date of Patent: January 4, 2005
    Assignee: Richtek Technology Corp.
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Publication number: 20040257056
    Abstract: A switching regulator with improved load transient efficiency comprises an output stage to generate an output voltage, a pulse width modulation circuit to generate a pulse width modulation signal, a constant ON-time circuit to generate an ON-time signal in accordance with the pulse width modulation signal to drive the output stage, and a masking apparatus to mask the ON-time signal by the pulse width modulation signal to thereby drive the output stage during load transient. During load transient, the masking apparatus reduces the switching times of the output stage to thereby reduce the switching loss and thus improve the efficiency of the regulator.
    Type: Application
    Filed: May 7, 2004
    Publication date: December 23, 2004
    Inventors: Jian-Rong Huang, Liang-Pin Tai, Kent Huang, Hung-I Wang, Cheng-Hsuan Fan
  • Publication number: 20040232900
    Abstract: A DC-to-DC converter comprises a sense circuit to sense the output voltage of the converter to generate a feedback signal, a transconductive amplifier to amplify a difference between the feedback signal and a threshold signal to generate a first current and to generate a second current in response to a load transient, a charging circuit connected with the first current to generate a charging voltage, a driver to compare the charging voltage with two reference signals to generate a pair of low-side and high-side driving signals, and a fast response circuit to compare a load transient signal corresponding to the second current with a third reference signal to generate a bypass signal to drive the output stage of the converter in the load transient.
    Type: Application
    Filed: May 17, 2004
    Publication date: November 25, 2004
    Inventors: Kent Huang, Liang-Pin Tai, Hung-I Wang, Jian-Rong Huang, Kuo-Ping Liu, Yu-Fan Liao
  • Publication number: 20040232901
    Abstract: A delta-sigma DC-to-DC converter comprises a pair of high-side and low-side switches switched to convert an input voltage to an output voltage, a sense circuit to sense the output voltage of the converter to generate a feedback signal, a transconductive amplifier to amplify a difference between the feedback signal and a threshold signal to generate a differential current, a charging circuit connected with the differential current to generate a charging voltage, and a driver to compare the charging voltage with two reference signals to generate the pair of low-side and high-side driving signals.
    Type: Application
    Filed: May 17, 2004
    Publication date: November 25, 2004
    Inventors: Kent Huang, Liang-Pin Tai, Hung-I Wang, Jian-Rong Huang, Kuo-Ping Liu, Yu-Fan Liao
  • Patent number: 6801030
    Abstract: A current sense apparatus and method comprises a common drain DMOSFET and a MOSFET connected in series between a high voltage and a low voltage to serve as an output stage. The DMOSFET produces a phase output current, a mirror current mirrored from the phase output current, and a sense voltage. A servo amplifier is connected with the mirror current and sense voltage to produce a current sense signal. Due to the mirror current from the DMOSFET proportional to the phase output current, the current sense apparatus senses the phase output current in a temperature independent manner.
    Type: Grant
    Filed: May 21, 2003
    Date of Patent: October 5, 2004
    Assignee: Richtek Technology Corp.
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Publication number: 20040189351
    Abstract: A current sense apparatus and method comprises a common drain DMOSFET and a MOSFET connected in series between a high voltage and a low voltage to serve as an output stage. The DMOSFET produces a phase output current, a mirror current mirrored from the phase output current, and a sense voltage. A servo amplifier is connected with the mirror current and sense voltage to produce a current sense signal. Due to the mirror current from the DMOSFET proportional to the phase output current, the current sense apparatus senses the phase output current in a temperature independent manner.
    Type: Application
    Filed: April 9, 2004
    Publication date: September 30, 2004
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Publication number: 20040135564
    Abstract: A switching mode voltage regulator comprises a pulse width modulator and an adjustable one-shot circuit to generate an adjustable signal based on an input voltage, an adjustable voltage, and a PWM signal from the pulse width modulator at light loading to switch a high-side switch of an output stage in the voltage regulator. The ON duty of the adjustable signal is controlled by the adjustable voltage, such that it will be larger than that of the PWM signal and as a result, the number of switching the switch of the output stage is decreased, thereby reducing the switching loss and improving the efficiency of the voltage regulator.
    Type: Application
    Filed: December 24, 2003
    Publication date: July 15, 2004
    Inventors: Jian-Rong Huang, Liang-Pin Tai, Hung-I Wang, Chung-Lung Pai, Jing-Mong Liu
  • Publication number: 20040056644
    Abstract: In a switching mode DC-to-DC power converter including a high-side transistor connected between an input voltage and an output node, a low-side transistor connected between the output node and a reference potential, and an inductor connected to the output node to derive an output voltage and an output current, a current sense apparatus and method employs a ramp signal generator to generate a ramp signal with a slope proportional to the difference between the input and output voltages, a DC signal generator to generate a DC signal proportional to the DC component of the current through the low-side transistor, and a summing circuit for combining the ramp and DC signals.
    Type: Application
    Filed: September 3, 2003
    Publication date: March 25, 2004
    Inventor: Hung-I Wang
  • Publication number: 20040008011
    Abstract: To balance the current of individual channel as well as regulate the output voltage for a multi-phase DC-to-DC buck converter, the converter output voltage is sensed and compared with a reference signal to produce a first error signal serving as first control signal for PWM signals of the converter and the channel currents are sensed, summed, averaged and subtracted to produce second error signals that are further modified by saw-tooth wave signal to produce second control signals for the PWM signals. Moreover, the reference signal is controlled by the summed channel currents for adjustable load regulation.
    Type: Application
    Filed: July 12, 2002
    Publication date: January 15, 2004
    Inventors: Hung-I Wang, Shwu-Liang Hsieh, Liang-Pin Tai, Jing-Meng Liu
  • Patent number: 6670794
    Abstract: To balance the current of individual channel as well as regulate the output voltage for a multi-phase DC-to-DC buck converter, the converter output voltage is sensed and compared with a reference signal to produce a first error signal serving as first control signal for PWM signals of the converter and the channel currents are sensed, summed, averaged and subtracted to produce second error signals that are further modified by saw-tooth wave signal to produce second control signals for the PWM signals. Moreover, the reference signal is controlled by the summed channel currents for adjustable load regulation.
    Type: Grant
    Filed: July 12, 2002
    Date of Patent: December 30, 2003
    Assignee: Richtek Technology Corp.
    Inventors: Hung-I Wang, Shwu-Liang Hsieh, Liang-Pin Tai, Jing-Meng Liu
  • Publication number: 20030218893
    Abstract: A two-step ripple-free multi-phase buck converter and method thereof comprises a first-stage voltage regulator to convert an input voltage to an intermediate voltage and a second-stage voltage regulator with a phase number not less than two to further convert the intermediate voltage to an output voltage by a split phase control, in which the ratio of the intermediate voltage to the output voltage is intended to the phase number such that the steady state output current of the converter approaches to be ripple-free, and hence the drivers and MOSFETs for the second-stage voltage regulator are lower cost, the efficiency of the second-stage voltage regulator is improved, and a higher slew rate current is obtained for transient driving capabilities.
    Type: Application
    Filed: May 21, 2003
    Publication date: November 27, 2003
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Publication number: 20030218455
    Abstract: A current sense apparatus and method comprises a common drain DMOSFET and a MOSFET connected in series between a high voltage and a low voltage to serve as an output stage. The DMOSFET produces a phase output current, a mirror current mirrored from the phase output current, and a sense voltage. A servo amplifier is connected with the mirror current and sense voltage to produce a current sense signal. Due to the mirror current from the DMOSFET proportional to the phase output current, the current sense apparatus senses the phase output current in a temperature independent manner.
    Type: Application
    Filed: May 21, 2003
    Publication date: November 27, 2003
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Patent number: 6414470
    Abstract: An apparatus and method for current balance in a multi-phase DC-to-DC converter with a converter output voltage and a plurality of channel currents employs for each channel a multi-input pulse width modulator or an ordinary pulse width modulator in conjunction with a multi-input comparator to produce a respective PWM signal to regulate the corresponding channel current. In addition to the comparison of the converter output voltage with a reference signal to produce an error signal, the apparatus and method compares the error signal with a ramp signal and the corresponding channel current with each of the other channel currents with the multi-input pulse width modulator. Alternatively, a ramp signal is compared by the ordinary pulse width modulator with a signal derived from the multi-input comparator which subtracts the corresponding channel current from each other channel current and sums the error signal.
    Type: Grant
    Filed: January 22, 2002
    Date of Patent: July 2, 2002
    Assignee: Richtek Technology Corp.
    Inventors: Jing-Meng Liu, Liang-Pin Tai, Hung-I Wang