Patents by Inventor Igor Vernik

Igor Vernik has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230380302
    Abstract: A method for bonding two superconducting integrated circuits (“chips”), such that the bonds electrically interconnect the chips. A plurality of indium-coated metallic posts may be deposited on each chip. The indium bumps are aligned and compressed with moderate pressure at a temperature at which the indium is deformable but not molten, forming fully superconducting connections between the two chips when the indium is cooled down to the superconducting state. An anti-diffusion layer may be applied below the indium bumps to block reaction with underlying layers. The method is scalable to a large number of small contacts on the wafer scale, and may be used to manufacture a multi-chip module comprising a plurality of chips on a common carrier. Superconducting classical and quantum computers and superconducting sensor arrays may be packaged.
    Type: Application
    Filed: July 24, 2023
    Publication date: November 23, 2023
    Inventors: Daniel Yohannes, Denis Amparo, Oleksandr Chernyashevskyy, Oleg Mukhanov, Mario Renzullo, Andrei Talalaeskii, Igor Vernik, John Vivalda, Jason Walter
  • Patent number: 11711985
    Abstract: A method for bonding two superconducting integrated circuits (“chips”), such that the bonds electrically interconnect the chips. A plurality of indium-coated metallic posts may be deposited on each chip. The indium bumps are aligned and compressed with moderate pressure at a temperature at which the indium is deformable but not molten, forming fully superconducting connections between the two chips when the indium is cooled down to the superconducting state. An anti-diffusion layer may be applied below the indium bumps to block reaction with underlying layers. The method is scalable to a large number of small contacts on the wafer scale, and may be used to manufacture a multi-chip module comprising a plurality of chips on a common carrier. Superconducting classical and quantum computers and superconducting sensor arrays may be packaged.
    Type: Grant
    Filed: September 13, 2021
    Date of Patent: July 25, 2023
    Assignee: SeeQC Inc
    Inventors: Daniel Yohannes, Denis Amparo, Oleksandr Chernyashevskyy, Oleg Mukhanov, Mario Renzullo, Andrei Talalaevskii, Igor Vernik, John Vivalda, Jason Walter
  • Publication number: 20220237495
    Abstract: The technology disclosed in this patent document can be implemented to combine quantum computing, classical qubit control/readout, and classical digital computing in a scalable computing system based on superconducting qubits and special interconnection designs for connecting hardware components within a multi-stage cryogenic system to provide fast communications between the quantum computing module and its controller while allowing efficient management of wiring with other modules.
    Type: Application
    Filed: October 14, 2021
    Publication date: July 28, 2022
    Inventors: Daniel Yohannes, Igor Vernik, Caleb Jordan, Patrick Truitt, Alex Kirichenko, Amir Jafari Salim, Naveen Katam, Oleg Mukhanov
  • Publication number: 20210408355
    Abstract: A method for bonding two superconducting integrated circuits (“chips”), such that the bonds electrically interconnect the chips. A plurality of indium-coated metallic posts may be deposited on each chip. The indium bumps are aligned and compressed with moderate pressure at a temperature at which the indium is deformable but not molten, forming fully superconducting connections between the two chips when the indium is cooled down to the superconducting state. An anti-diffusion layer may be applied below the indium bumps to block reaction with underlying layers. The method is scalable to a large number of small contacts on the wafer scale, and may be used to manufacture a multi-chip module comprising a plurality of chips on a common carrier. Superconducting classical and quantum computers and superconducting sensor arrays may be packaged.
    Type: Application
    Filed: September 13, 2021
    Publication date: December 30, 2021
    Inventors: Daniel Yohannes, Denis Amparo, Oleksandr Chernyashevskyy, Oleg Mukhanov, Mario Renzullo, Andrei Talalaeskii, Igor Vernik, John Vivalda, Jason Walter
  • Patent number: 11121302
    Abstract: A method for bonding two superconducting integrated circuits (“chips”), such that the bonds electrically interconnect the chips. A plurality of indium-coated metallic posts may be deposited on each chip. The indium bumps are aligned and compressed with moderate pressure at a temperature at which the indium is deformable but not molten, forming fully superconducting connections between the two chips when the indium is cooled down to the superconducting state. An anti-diffusion layer may be applied below the indium bumps to block reaction with underlying layers. The method is scalable to a large number of small contacts on the wafer scale, and may be used to manufacture a multi-chip module comprising a plurality of chips on a common carrier. Superconducting classical and quantum computers and superconducting sensor arrays may be packaged.
    Type: Grant
    Filed: October 11, 2019
    Date of Patent: September 14, 2021
    Inventors: Daniel Yohannes, Denis Amparo, Oleksandr Chernyashevskyy, Oleg Mukhanov, Mario Renzullo, Andrei Talalaeskii, Igor Vernik, John Vivalda, Jason Walter
  • Publication number: 20200119251
    Abstract: A method for bonding two superconducting integrated circuits (“chips”), such that the bonds electrically interconnect the chips. A plurality of indium-coated metallic posts may be deposited on each chip. The indium bumps are aligned and compressed with moderate pressure at a temperature at which the indium is deformable but not molten, forming fully superconducting connections between the two chips when the indium is cooled down to the superconducting state. An anti-diffusion layer may be applied below the indium bumps to block reaction with underlying layers. The method is scalable to a large number of small contacts on the wafer scale, and may be used to manufacture a multi-chip module comprising a plurality of chips on a common carrier. Superconducting classical and quantum computers and superconducting sensor arrays may be packaged.
    Type: Application
    Filed: October 11, 2019
    Publication date: April 16, 2020
    Inventors: Daniel Yohannes, Denis Amparo, Oleksandr Chernyashevskyy, Oleg Mukhanov, Mario Renzullo, Andrei Talalaeskii, Igor Vernik, John Vivalda, Jason Walter