Patents by Inventor Inna Patrick

Inna Patrick has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090026511
    Abstract: A barrier implanted region of a first conductivity type formed in lieu of an isolation region of a pixel sensor cell that provides physical and electrical isolation of photosensitive elements of adjacent pixel sensor cells of a CMOS imager. The barrier implanted region comprises a first region having a first width and a second region having a second width greater than the first width, the second region being located below the first region. The first region is laterally spaced from doped regions of a second conductivity type of adjacent photodiodes of pixel sensor cells of a CMOS imager.
    Type: Application
    Filed: August 22, 2008
    Publication date: January 29, 2009
    Inventors: Frederick Brady, Inna Patrick
  • Publication number: 20080277693
    Abstract: An imager element, device and imaging system image sensor pixel. The image sensor pixel includes a collection region, a floating diffusion region, and a transfer transistor having a recessed gate. The recessed gate is configured to couple the collection region to the floating diffusion region so that collected charge is transferred during activation. The recessed gate has an effective gate length greater than the physical gate length.
    Type: Application
    Filed: May 10, 2007
    Publication date: November 13, 2008
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Richard A. Mauritzson, Inna Patrick
  • Patent number: 7432121
    Abstract: A barrier implanted region of a first conductivity type formed in lieu of an isolation region of a pixel sensor cell that provides physical and electrical isolation of photosensitive elements of adjacent pixel sensor cells of a CMOS imager. The barrier implanted region comprises a first region having a first width and a second region having a second width greater than the first width, the second region being located below the first region. The first region is laterally spaced from doped regions of a second conductivity type of adjacent photodiodes of pixel sensor cells of a CMOS imager.
    Type: Grant
    Filed: May 24, 2005
    Date of Patent: October 7, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Frederick Brady, Inna Patrick
  • Patent number: 7420233
    Abstract: An image sensing circuit and method is disclosed, wherein a photodiode is formed in a substrate through a series of angled implants. The photodiode is formed by a first, second and third implant, wherein at least one of the implants are angled so as to allow the resulting photodiode to extend out beneath an adjoining gate. Under an alternate embodiment, a fourth implant is added, under an increased implant angle, in the region of the second implant. The resulting photodiode structure substantially reduces or eliminates transfer gate subthreshold leakage.
    Type: Grant
    Filed: October 22, 2003
    Date of Patent: September 2, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Howard E. Rhodes, Richard A. Mauritzson, Inna Patrick
  • Patent number: 7387908
    Abstract: A dopant gradient region of a first conductivity type and a corresponding channel impurity gradient below a transfer gate and adjacent a charge collection region of a CMOS imager photodiode are disclosed. The channel impurity gradient in the transfer gate provides a complete charge transfer between the charge collection region of the photodiode and a floating diffusion node. The dopant gradient region is formed by doping a region at one end of the channel with a low enhancement dopant and another region at the other end of the channel with a high enhancement dopant.
    Type: Grant
    Filed: March 30, 2005
    Date of Patent: June 17, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Inna Patrick
  • Patent number: 7385232
    Abstract: A dopant gradient region of a first conductivity type and a corresponding channel impurity gradient below a transfer gate and adjacent a charge collection region of a CMOS imager photodiode are disclosed. The channel impurity gradient in the transfer gate provides a complete charge transfer between the charge collection region of the photodiode and a floating diffusion node. The dopant gradient region is formed by doping a region at one end of the channel with a low enhancement dopant and another region at the other end of the channel with a high enhancement dopant.
    Type: Grant
    Filed: June 22, 2005
    Date of Patent: June 10, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Inna Patrick
  • Publication number: 20070246788
    Abstract: The barrier region for isolating one or more dark regions of the pixel array of an image sensor from the active array or from the peripheral circuitry includes N-well pixel isolation region. The N-well pixel isolation region includes at least one N-well implant or at least one N-well stripe. The N-well pixel isolation region is adjacent the pixel cells which comprise the dark region. The addition of the N-well in the barrier region improves the isolation properties of the barrier region by reducing or eliminating the neutral P? EPI region in the barrier pixel area below the N-well isolation region.
    Type: Application
    Filed: April 21, 2006
    Publication date: October 25, 2007
    Inventors: Richard Mauritzson, Inna Patrick
  • Patent number: 7244646
    Abstract: A CMOS imager with two adjacent pixel active area regions without the presence of an intervening trench isolation region that typically separates two adjacent pixels and their associated photodiodes is provided. The shared active area region isolates the two adjacent photodiodes and provides good substrate to surface pinned layer contact without the presence of n? type dopant ions and due to the presence of p-type dopant ions. As a result, the size of the imager can be reduced and the photodiodes of the two adjacent pixels have increased capacitance.
    Type: Grant
    Filed: March 23, 2005
    Date of Patent: July 17, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Inna Patrick, Vladimir Berezin
  • Publication number: 20070080424
    Abstract: A well region of a first conductivity type located in a substrate of the first conductivity type and below about half the channel length of an electrically active portion of a transistor gate is disclosed. The well region is laterally displaced from a charge collection region of a second conductivity type of a pinned photodiode.
    Type: Application
    Filed: December 11, 2006
    Publication date: April 12, 2007
    Inventors: Howard Rhodes, Inna Patrick, Richard Mauritzson
  • Publication number: 20070065970
    Abstract: A method of fabricating a pixel cell having a shutter gate structure. First and second charge barriers are respectively created between a photodiode and a first charge storage region and between the first storage region and a floating diffusion region. A global shutter gate is formed to control the charge barrier and transfer charges from the photodiode to the first charge storage region by effectively lowering the first charge barrier. A transfer transistor acts to transfer charges from the first storage region to the floating diffusion region by reducing the second charge barrier.
    Type: Application
    Filed: September 7, 2006
    Publication date: March 22, 2007
    Inventors: Inna Patrick, Sungkwon Hong
  • Patent number: 7190041
    Abstract: A well region of a first conductivity type located in a substrate of the first conductivity type and below about half the channel length of an electrically active portion of a transistor gate is disclosed. The well region is laterally displaced from a charge collection region of a second conductivity type of a pinned photodiode.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: March 13, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Howard E. Rhodes, Inna Patrick, Richard A. Mauritzson
  • Publication number: 20070045680
    Abstract: Imager devices having an array of photosensors, each photosensor having at least two doped regions. The two doped regions are each independently tailored to a particular wavelength.
    Type: Application
    Filed: August 30, 2005
    Publication date: March 1, 2007
    Inventors: John Ladd, Inna Patrick, Gennadiy Agranov, Jeff McKee
  • Publication number: 20070023804
    Abstract: A pinned photodiode, which is a double pinned photodiode having increased electron capacitance, and a method for forming the same are disclosed. The invention provides a pinned photodiode structure comprising a substrate base over which is a first layer of semiconductor material. There is a base layer of a first conductivity type, wherein the base layer of a first conductivity type is the substrate base or is a doped layer over the substrate base. At least one doped region of a second conductivity type is below the surface of said first layer, and extends to form a first junction with the base layer. A doped surface layer of a first conductivity type is over the at least one region of a second conductivity type and forms a second junction with said at least one region of a second conductivity type.
    Type: Application
    Filed: October 6, 2006
    Publication date: February 1, 2007
    Inventor: Inna Patrick
  • Patent number: 7153719
    Abstract: A method of fabricating a pixel cell having a shutter gate structure. First and second charge barriers are respectively created between a photodiode and a first charge storage region and between the first storage region and a floating diffusion region. A global shutter gate is formed to control the charge barrier and transfer charges from the photodiode to the first charge storage region by effectively lowering the first charge barrier. A transfer transistor acts to transfer charges from the first storage region to the floating diffusion region by reducing the second charge barrier.
    Type: Grant
    Filed: August 24, 2004
    Date of Patent: December 26, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Inna Patrick, Sungkwon C. Hong
  • Publication number: 20060270096
    Abstract: A barrier implanted region of a first conductivity type formed in lieu of an isolation region of a pixel sensor cell that provides physical and electrical isolation of photosensitive elements of adjacent pixel sensor cells of a CMOS imager. The barrier implanted region comprises a first region having a first width and a second region having a second width greater than the first width, the second region being located below the first region. The first region is laterally spaced from doped regions of a second conductivity type of adjacent photodiodes of pixel sensor cells of a CMOS imager.
    Type: Application
    Filed: May 24, 2005
    Publication date: November 30, 2006
    Inventors: Frederick Brady, Inna Patrick
  • Publication number: 20060255372
    Abstract: Implant regions of a first conductivity type are formed under at least a portion of a first pixel sensor cell and of a second pixel cell to limit the depth of the photodiode collection/depletion region and limit the pixel's color response. To further reduce cross-talk between adjacent pixels and to decrease blooming, an anti-blooming isolation region of a second conductivity type is formed in the substrate and below the stop implant regions of the first conductivity type.
    Type: Application
    Filed: May 16, 2005
    Publication date: November 16, 2006
    Inventors: Inna Patrick, John Ladd
  • Publication number: 20060231875
    Abstract: The exemplary embodiments provide an imager with dual conversion gain charge storage and thus, improved dynamic range. A dual conversion gain element (e.g., Schottky diode) is coupled between a floating diffusion region and a respective capacitor. The dual conversion gain element switches in the capacitance of the capacitor, in response to charge stored at the floating diffusion region, to change the conversion gain of the floating diffusion region from a first conversion gain to a second conversion gain. In an additional aspect, the exemplary embodiments provide an ohmic contact between the gate of a source follower transistor and the floating diffusion region which assists in the readout of the dual conversion gain output signal of a pixel.
    Type: Application
    Filed: April 15, 2005
    Publication date: October 19, 2006
    Inventors: Inna Patrick, Sungkwon Hong, Jeffrey McKee
  • Patent number: 7078745
    Abstract: A dopant gradient region of a first conductivity type and a corresponding channel impurity gradient below a transfer gate and adjacent a charge collection region of a CMOS imager photodiode are disclosed. The channel impurity gradient in the transfer gate provides a complete charge transfer between the charge collection region of the photodiode and a floating diffusion node. The dopant gradient region is formed by doping a region at one end of the channel with a low enhancement dopant and another region at the other end of the channel with a high enhancement dopant.
    Type: Grant
    Filed: March 5, 2003
    Date of Patent: July 18, 2006
    Assignee: Micron Technology, Inc.
    Inventor: Inna Patrick
  • Patent number: 7009227
    Abstract: A CMOS imager with two adjacent pixel active area regions without the presence of an intervening trench isolation region that typically separates two adjacent pixels and their associated photodiodes is provided. The shared active area region isolates the two adjacent photodiodes and provides good substrate to surface pinned layer contact without the presence of n? type dopant ions and due to the presence of p-type dopant ions. As a result, the size of the imager can be reduced and the photodiodes of the two adjacent pixels have increased capacitance.
    Type: Grant
    Filed: June 16, 2003
    Date of Patent: March 7, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Inna Patrick, Vladimir Berezin
  • Publication number: 20060046338
    Abstract: A method of fabricating a pixel cell having a shutter gate structure. First and second charge barriers are respectively created between a photodiode and a first charge storage region and between the first storage region and a floating diffusion region. A global shutter gate is formed to control the charge barrier and transfer charges from the photodiode to the first charge storage region by effectively lowering the first charge barrier. A transfer transistor acts to transfer charges from the first storage region to the floating diffusion region by reducing the second charge barrier.
    Type: Application
    Filed: August 24, 2004
    Publication date: March 2, 2006
    Inventors: Inna Patrick, Sungkwon Hong