Patents by Inventor Jagannadha R. RAPETA

Jagannadha R. RAPETA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10712768
    Abstract: Described is an apparatus for over-clocking or under-clocking, the apparatus comprises: a locked loop (e.g., phase locked loop or frequency locked loop) having a feedback divider, the locked loop to receive a reference clock and to compare it with a feedback clock which is output from the feedback divider, and to generate an output clock; a post locked loop divider, coupled to the locked loop, to receive the output clock and to generate a base clock for other logic units; and a control logic to adjust first and second divider ratios for the feedback divider and the post locked loop divider respectively for over-clocking or under-clocking the base clock such that the locked loop remains locked while being over-clocked or under-clocked.
    Type: Grant
    Filed: January 18, 2019
    Date of Patent: July 14, 2020
    Assignee: Intel Corporation
    Inventors: Surya Musunuri, Jagannadha R. Rapeta, Mark L. Elzinga, Young Min Park, Robert R. Fulton
  • Publication number: 20190220054
    Abstract: Described is an apparatus for over-clocking or under-clocking, the apparatus comprises: a locked loop (e.g., phase locked loop or frequency locked loop) having a feedback divider, the locked loop to receive a reference clock and to compare it with a feedback clock which is output from the feedback divider, and to generate an output clock; a post locked loop divider, coupled to the locked loop, to receive the output clock and to generate a base clock for other logic units; and a control logic to adjust first and second divider ratios for the feedback divider and the post locked loop divider respectively for over-clocking or under-clocking the base clock such that the locked loop remains locked while being over-clocked or under-clocked.
    Type: Application
    Filed: January 18, 2019
    Publication date: July 18, 2019
    Applicant: Intel Corporation
    Inventors: Surya Musunuri, Jagannadha R. Rapeta, Mark L. Elzinga, Young Min Park, Robert R. Fulton
  • Patent number: 10185349
    Abstract: Described is an apparatus for over-clocking or under-clocking, the apparatus comprises: a locked loop (e.g., phase locked loop or frequency locked loop) having a feedback divider, the locked loop to receive a reference clock and to compare it with a feedback clock which is output from the feedback divider, and to generate an output clock; a post locked loop divider, coupled to the locked loop, to receive the output clock and to generate a base clock for other logic units; and a control logic to adjust first and second divider ratios for the feedback divider and the post locked loop divider respectively for over-clocking or under-clocking the base clock such that the locked loop remains locked while being over-clocked or under-clocked.
    Type: Grant
    Filed: December 3, 2013
    Date of Patent: January 22, 2019
    Assignee: Intel Corporation
    Inventors: Surya Musunuri, Jagannadha R. Rapeta, Mark L. Elzinga, Young Min Park, Robert Fulton
  • Patent number: 9628094
    Abstract: Described is an integrated circuit (IC) with a phase locked loop with capability of fast locking. The IC comprises: a node to provide a reference clock; a digitally controlled oscillator (DCO) to generate an output clock; a divider coupled to the DCO, the divider to divide the output clock and to generate a feedback clock; and control logic operable to reset the DCO and the divider, and operable to release reset in synchronization with the reference clock. An apparatus for zeroing phase error is provided which comprises a first node to provide a reference clock; a second node to provide a feedback clock; a time-to-digital converter, coupled to the first and second nodes, to measure phase error between the reference and feedback clocks; a digital loop filter; and a control unit to adjust the measured phase error, and to provide the adjusted phase error to the digital loop filter.
    Type: Grant
    Filed: September 26, 2013
    Date of Patent: April 18, 2017
    Assignee: Intel Corporation
    Inventors: Amr M. Lotfy, Mohamed A. Abdelsalam, Mamdouh O. Abd El-Mejeed, Nasser A. Kurd, Mohamed A. Abdelmoneum, Mark Elzinga, Young Min Park, Jagannadha R. Rapeta, Surya Musunuri
  • Publication number: 20160266603
    Abstract: Described is an apparatus for over-clocking or under-clocking, the apparatus comprises: a locked loop (e.g., phase locked loop or frequency locked loop) having a feedback divider, the locked loop to receive a reference clock and to compare it with a feedback clock which is output from the feedback divider, and to generate an output clock; a post locked loop divider, coupled to the locked loop, to receive the output clock and to generate a base clock for other logic units; and a control logic to adjust first and second divider ratios for the feedback divider and the post locked loop divider respectively for over-clocking or under-clocking the base clock such that the locked loop remains locked while being over-clocked or under-clocked.
    Type: Application
    Filed: December 3, 2013
    Publication date: September 15, 2016
    Inventors: Surya MUSUNURI, Jagannadha R. RAPETA, L. Mark ELZINGA, Young Min PARK, Robert FULTON
  • Publication number: 20160204787
    Abstract: Described is an integrated circuit (IC) with a phase locked loop with capability of fast locking. The IC comprises: a node to provide a reference clock; a digitally controlled oscillator (DCO) to generate an output clock; a divider coupled to the DCO, the divider to divide the output clock and to generate a feedback clock; and control logic operable to reset the DCO and the divider, and operable to release reset in synchronization with the reference clock. An apparatus for zeroing phase error is provided which comprises a first node to provide a reference clock; a second node to provide a feedback clock; a time-to-digital converter, coupled to the first and second nodes, to measure phase error between the reference and feedback clocks; a digital loop filter; and a control unit to adjust the measured phase error, and to provide the adjusted phase error to the digital loop filter.
    Type: Application
    Filed: September 26, 2013
    Publication date: July 14, 2016
    Inventors: Amr M. LOTFY, Mohamed A. ABDELSALAM, Mamdouh O. ABD EL-MEJEED, Nasser A. KURD, Mohamed A. ABDELMONEUM, Mark ELZINGA, Young Min PARK, Jagannadha R. RAPETA, Surya MUSUNURI