Patents by Inventor James A. Svarczkopf

James A. Svarczkopf has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11101010
    Abstract: The present disclosure relates to a structure including a first delay path circuit which is configured to receive an input signal and is connected to a complement transistor of a twin cell transistor pair through a complement bitline signal, a second delay path circuit which is configured to receive the input signal and is connected to a true transistor of the twin cell transistor pair through a true bitline signal, and a logic circuit which is configured to receive a first output of the first delay path circuit and a second output of the second delay path circuit and output a data output signal.
    Type: Grant
    Filed: September 12, 2019
    Date of Patent: August 24, 2021
    Assignee: MARVELL ASIA PTE, LTD.
    Inventors: Eric D. Hunt-Schroeder, Sebastian T. Ventrone, James A. Svarczkopf, Igor Arsovski
  • Publication number: 20210082532
    Abstract: The present disclosure relates to a structure including a first delay path circuit which is configured to receive an input signal and is connected to a complement transistor of a twin cell transistor pair through a complement bitline signal, a second delay path circuit which is configured to receive the input signal and is connected to a true transistor of the twin cell transistor pair through a true bitline signal, and a logic circuit which is configured to receive a first output of the first delay path circuit and a second output of the second delay path circuit and output a data output signal.
    Type: Application
    Filed: September 12, 2019
    Publication date: March 18, 2021
    Inventors: Eric D. HUNT-SCHROEDER, Sebastian T. VENTRONE, James A. SVARCZKOPF, Igor ARSOVSKI
  • Patent number: 5737270
    Abstract: A precharge wordline decoder is disclosed that comprises a first logic circuit that receives a first clock signal from a clock driver for enabling the discharge element within the first logic circuit. The wordline decoder further comprises a delay circuit for generating a predetermined delayed clock signal from the first clock signal, the delayed clock signal being locally-controlled. A second logic circuit of the wordline decoder receives the delayed clock signal for controlling wordline driver elements. The first logic circuit also receives the delayed clock signal for disabling the precharge elements of the decoder.
    Type: Grant
    Filed: July 15, 1996
    Date of Patent: April 7, 1998
    Assignee: International Business Machines Corporation
    Inventors: Jeffery H. Oppold, Michael R. Ouellette, James A. Svarczkopf, Daved J. Wager