Patents by Inventor James J. Hjerpe

James J. Hjerpe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7245507
    Abstract: A microprocessor packaging architecture using a modular circuit board assembly that provides power to a microprocessor while also providing for integrated thermal and electromagnetic interference (EMI) is disclosed. The modular circuit board assembly comprises a substrate, having a component mounted thereon, a circuit board, including a circuit for supplying power to the component, and at least one conductive interconnect device disposed between the substrate and the circuit board, the conductive interconnect device configured to electrically couple the circuit to the component.
    Type: Grant
    Filed: July 23, 2002
    Date of Patent: July 17, 2007
    Inventors: Joseph T. DiBene, II, David H. Hartke, James J. Hjerpe Kaskade, Carl E. Hoge
  • Publication number: 20020196614
    Abstract: A microprocessor packaging architecture using a modular circuit board assembly that provides power to a microprocessor while also providing for integrated thermal and electromagnetic interference (EMI) is disclosed. The modular circuit board assembly comprises a substrate, having a component mounted thereon, a circuit board, including a circuit for supplying power to the component, and at least one conductive interconnect device disposed between the substrate and the circuit board, the conductive interconnect device configured to electrically couple the circuit to the component.
    Type: Application
    Filed: July 23, 2002
    Publication date: December 26, 2002
    Applicant: INCEP Technologies, Inc.
    Inventors: Joseph T. DiBene, David H. Hartke, James J. Hjerpe Kaskade, Carl E. Hoge
  • Patent number: 5109394
    Abstract: An all-digital phase-locked loop (PLL) for synchronizing an output clock signal with a reference clock signal. The PLL has a multiple-tap, digital delay chain in its forward path for delaying the output clock signal, which delay chain is controlled by a digital number stored by a counter in its feedback path. A phase detector in the feedback path provides LEAD and LAG signals, the status of which indicates whether the output clock signal leads or lags the reference signal. In response to the LEAD and LAG signals, a digital sequencer in the feedback path generates the digital number and stores it in the counter. The digital sequencer changes the digital number until the state of the LEAD and LAG signals reverses, and then returns the counter back to its state prior to LEAD and LAG reversal, for synchronism. The digital sequencer also causes a phase reversal of the output signal where the number of delay taps needed for synchronism is large.
    Type: Grant
    Filed: December 24, 1990
    Date of Patent: April 28, 1992
    Assignee: NCR Corporation
    Inventors: James J. Hjerpe, J. Dennis Russell, Rocky M. Y. Young