Patents by Inventor James Wilder

James Wilder has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040052060
    Abstract: The present invention stacks chip scale-packaged integrated circuits (CSPs) into low profile modules that conserve PWB or other board surface area. Low profile structures provide connection between CSPs of the stacked module and between and to the flex circuitry. Low profile contacts are created by any of a variety of methods and materials including, for example, screen paste techniques and use of high temperature solders, although other application techniques and traditional solders may be employed for creating low profile contacts in the present invention. A consolidated low profile contact structure and technique is provided for use in alternative embodiments of the present invention. Multiple numbers of CSPs may be stacked in accordance with the present invention. The CSPs employed in stacked modules devised in accordance with the present invention are connected with flex circuitry. That flex circuitry may exhibit one or two or more conductive layers.
    Type: Application
    Filed: July 14, 2003
    Publication date: March 18, 2004
    Applicant: Staktek Group, L.P.
    Inventors: James W. Cady, Julian Partridge, James Douglas Wehrly, James Wilder, David L. Roper, Jeff Buchle
  • Publication number: 20040000708
    Abstract: The present invention stacks chip scale-packaged integrated circuits (CSPs) into modules that conserve PWB or other board surface area. In another aspect, the invention provides a lower capacitance memory expansion addressing system and method and preferably with the CSP stacked modules provided herein. In a preferred embodiment in accordance with the invention, a form standard is disposed between the flex circuitry and the IC package over which a portion of the flex circuitry is laid. The form standard provides a physical form that allows many of the varying package sizes found in the broad family of CSP packages to be used to advantage while employing a standard connective flex circuitry design. In a preferred embodiment, the form standard will be devised of heat transference material such as copper to improve thermal performance.
    Type: Application
    Filed: June 3, 2003
    Publication date: January 1, 2004
    Applicant: Staktek Group, L.P.
    Inventors: Russell Rapport, James W. Cady, James Wilder, David L. Roper, James Douglas Wehrly, Jeff Buchle
  • Publication number: 20040000707
    Abstract: An IC die and a flexible circuit structure are integrated into a lower stack element that can be stacked with either further integrated lower stack element iterations or with pre-packaged ICs in any of a variety of package types. The present invention may be employed to stack similar or dissimilar integrated circuits and may be used to create modularized systems. In a preferred embodiment, a die is positioned above the surface of portions of a pair of flex circuits. Connection is made between the die and the flex circuitry. A protective layer such as a molded plastic, for example, is formed to protect the flex-connected die and its connection to the flex. Connective elements are placed along the flex circuitry to create an array of module contacts along the second side of the flex circuitry. The flex circuitry is positioned above the body-protected die to create an integrated lower stack element.
    Type: Application
    Filed: May 9, 2003
    Publication date: January 1, 2004
    Applicant: Staktek Group, L.P.
    Inventors: David L. Roper, Curtis Hart, James Wilder, Phill Bradley, James G. Cady, Jeff Buchle, James Douglas Wehrly
  • Publication number: 20030234443
    Abstract: The present invention provides a system and method that mounts integrated circuit devices onto substrates and a system and method for employing the method in stacked modules. The contact pads of a packaged integrated circuit device are substantially exposed. A solder paste that includes higher temperature solder paste alloy is applied to a substrate or to the integrated circuit device to be mounted. The integrated circuit device is positioned to contact the contacts of the substrate. Heat is applied to create high temperature joints between the contacts of the substrate and the integrated circuit device resulting in a device-substrate assembly with high temperature joints. The formed joints are less subject to re-melting in subsequent processing steps. The method may be employed in devising stacked module constructions such as those disclosed herein as preferred embodiments in accordance with the invention. Typically, the created joints are low in profile.
    Type: Application
    Filed: June 9, 2003
    Publication date: December 25, 2003
    Applicant: Staktek Group, L.P.
    Inventors: Julian Partridge, James W. Cady, James Wilder, David L. Roper, James Douglas Wehrly
  • Publication number: 20030137048
    Abstract: The present invention stacks integrated circuits into modules that conserve board surface area. In a two-high stack or module devised in accordance with a preferred embodiment of the present invention, a pair of integrated circuits is stacked, with one integrated circuit above the other. The two integrated circuits are connected with a pair of flexible circuit structures. Each of the pair of flexible circuit structures is partially wrapped about a respective opposite lateral edge of the lower integrated circuit of the module. The flex circuit pair connects the upper and lower integrated circuits and provides a thermal and electrical path connection path between the module and an application environment such as a printed wiring board (PWB). The present invention may be employed to advantage in numerous configurations and combinations of integrated circuits in modules provided for high-density memories or high capacity computing.
    Type: Application
    Filed: March 27, 2003
    Publication date: July 24, 2003
    Applicant: Staktek Group, L.P.
    Inventors: James W. Cady, James Wilder, David L. Roper, James Douglas Wehrly, Julian Dowden, Jeff Buchle
  • Patent number: 6576992
    Abstract: The present invention stacks chip scale-packaged integrated circuits (CSPs) into modules that conserve board surface area. In a two-high CSP stack or module devised in accordance with a preferred embodiment of the present invention, a pair of CSPs is stacked, with one CSP above the other. The two CSPs are connected with a pair of flexible circuit structures. Each of the pair of flexible circuit structures is partially wrapped about a respective opposite lateral edge of the lower CSP of the module. The flex circuit pair connects the upper and lower CSPs and provides a thermal and electrical connection path between the module and an application environment such as a printed wiring board (PWB). The present invention may be employed to advantage in numerous configurations and combinations of CSPs in modules provided for high-density memories or high capacity computing.
    Type: Grant
    Filed: October 26, 2001
    Date of Patent: June 10, 2003
    Assignee: Staktek Group L.P.
    Inventors: James W. Cady, James Wilder, David L. Roper, James Douglas Wehrly, Jr., Julian Dowden, Jeff Buchle
  • Publication number: 20030081392
    Abstract: The present invention stacks packaged integrated circuits into modules that conserve PWB or other board surface area. The invention provides techniques and structures for aggregating chip scale-packaged integrated circuits (CSPs) or leaded packages with other CSPs or with monolithic or stacked leaded packages into modules that conserve PWB or other board surface area. The present invention can be used to advantage with CSP or leaded packages of a variety of sizes and configurations ranging from larger packaged base elements having many dozens of contacts to smaller packages such as, for example, die-sized packages such as DSBGA. In a preferred embodiment devised in accordance with the present invention, a base element IC and a support element IC are aggregated through a flex circuit having at least two conductive layers that are patterned to selectively connect the two IC elements.
    Type: Application
    Filed: May 2, 2002
    Publication date: May 1, 2003
    Applicant: Staktek Group, L.P.
    Inventors: James W. Cady, James Wilder, David L. Roper, Russell Rapport, James Douglas Wehrly, Jeffrey Alan Buchle
  • Patent number: 4455384
    Abstract: The chemical durability of alkali phosphate glasses is improved by incorporation of up to 23 weight percent of nitrogen. A typical phosphate glass contains: 10 to 60 mole % of Li.sub.2 O, Na.sub.2 O or K.sub.2 O; 5-40 mole % of BaO or CAO; 0-1 to 10 mole % of Al.sub.2 O.sub.3 ; and 40-70 mole % of P.sub.2 O.sub.5. Nitrides, such as AlN, are the favored additives.
    Type: Grant
    Filed: December 8, 1982
    Date of Patent: June 19, 1984
    Assignee: The United States of America as represented by the United States Department of Energy
    Inventors: Delbert E. Day, James A. Wilder, Jr.
  • Patent number: 4202700
    Abstract: The invention relates to a glassy composition adaptable for sealing to aluminum-based alloys to form a hermetically-sealed insulator body. The composition may either be employed as a glass or, after devitrifying heat treatment, as a glass-ceramic.
    Type: Grant
    Filed: May 2, 1979
    Date of Patent: May 13, 1980
    Assignee: The United States of America as represented by the United States Department of Energy
    Inventor: James A. Wilder, Jr.