Patents by Inventor Jeannine Trewhella

Jeannine Trewhella has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10090258
    Abstract: One illustrative crack-stop structure disclosed herein may include a first crack-stop metallization layer comprising a first metal line layer that has a plurality of openings formed therein and a second crack-stop metallization layer positioned above and adjacent the first crack-stop metallization layer, wherein the second crack-stop metallization layer has a second metal line layer and a via layer, and wherein the via layer comprises a plurality of vias having a portion that extends at least partially into the openings in the first metal line layer of the first crack-stop metallization layer so as to thereby form a stepped, non-planar interface between the first metal line layer of the first crack-stop metallization layer and the via layer of the second crack-stop metallization layer.
    Type: Grant
    Filed: September 25, 2017
    Date of Patent: October 2, 2018
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Kevin Boyd, Robert Fox, Jeannine Trewhella, Roderick Alan Augur, Nicholas A. Polomoff
  • Patent number: 7913202
    Abstract: A design structure for a 3D chip having at least one I/O layer connected to other 3D chip layers by a vertical bus such that the I/O layer(s) may accommodate protection and off-chip device drive circuits, customization circuits, translation circuits, conversions circuits and/or built-in self-test circuits capable of comprehensive chip or wafer level testing wherein the I/O layers function as a testhead. Substitution of I/O circuits or structures may be performed using E-fuses or the like responsive to such testing.
    Type: Grant
    Filed: November 27, 2007
    Date of Patent: March 22, 2011
    Assignee: International Business Machines Corporation
    Inventors: Kerry Bernstein, Paul Coteus, Ibrahim M. Elfadel, Philip Emma, Daniel Friedman, Ruchir Puri, Mark B. Ritter, Jeannine Trewhella, Albert M. Young
  • Publication number: 20090295498
    Abstract: An apparatus includes a multi-layer printed circuit board having a first through-hole via for a signal connection and a second through hole via for power/ground connections. The printed circuit includes a transmission line connected to at least one through-hole via. A resistor is connected between the first and second through-hole vias to eliminate a resonance notch and achieve a flat frequency response for insertion loss.
    Type: Application
    Filed: August 19, 2009
    Publication date: December 3, 2009
    Inventors: Lei Shan, Jeannine Trewhella
  • Patent number: 7521950
    Abstract: A 3D chip having at least one I/O layer connected to other 3D chip layers by a vertical bus such that the I/O layer(s) may accommodate protection and off-chip device drive circuits, customization circuits, translation circuits, conversions circuits and/or built-in self-test circuits capable of comprehensive chip or wafer level testing wherein the I/O layers function as a testhead. Substitution of I/O circuits or structures may be performed using E-fuses or the like responsive to such testing.
    Type: Grant
    Filed: October 7, 2005
    Date of Patent: April 21, 2009
    Assignee: International Business Machines Corporation
    Inventors: Kerry Bernstein, Paul Coteus, Ibrahim M. Elfadel, Philip Emma, Daniel J. Friedman, Ruchir Puri, Mark B. Ritter, Jeannine Trewhella, Albert M. Young
  • Publication number: 20080068039
    Abstract: A design structure for a 3D chip having at least one I/O layer connected to other 3D chip layers by a vertical bus such that the I/O layer(s) may accommodate protection and off-chip device drive circuits, customization circuits, translation circuits, conversions circuits and/or built-in self-test circuits capable of comprehensive chip or wafer level testing wherein the I/O layers function as a testhead. Substitution of I/O circuits or structures may be performed using E-fuses or the like responsive to such testing.
    Type: Application
    Filed: November 27, 2007
    Publication date: March 20, 2008
    Inventors: Kerry Bernstein, Paul Coteus, Ibrahim Elfadel, Philip Emma, Daniel Friedman, Ruchir Puri, Mark Ritter, Jeannine Trewhella, Albert Young
  • Publication number: 20080019633
    Abstract: Apparatus and methods for packaging optical communication devices include optical bench structures, such as silicon-optical benches (SiOB). An optical communications apparatus includes an optical bench comprising a substrate having an electrical turning via formed therein. An optoelectronic (OE) chip and integrated circuit (IC) chip are mounted on the optical bench and electrically connected using the electrical turning via. The electrical turning via extends in directions both perpendicular and transverse to a surface of the substrate such that the OE chip and IC chip can be mounted on perpendicular surfaces of the optical bench in close proximity and electrically connected using the electrical turning via.
    Type: Application
    Filed: July 30, 2007
    Publication date: January 24, 2008
    Inventors: Guy Cohen, Fuad Doany, Jeannine Trewhella
  • Publication number: 20070217750
    Abstract: For integrated circuits including circuit packaging and circuit communication technologies provision is made for a method of interconnecting or mapping a two-dimensional optoelectronic (OE) device array to a one-dimensional waveguide array. Also provided is an arrangement for the interconnecting or mapping of a two-dimensional optoelectronic (OE) device array to a one-dimensional waveguide array.
    Type: Application
    Filed: March 14, 2006
    Publication date: September 20, 2007
    Applicant: International Business Machines Corporation
    Inventors: Russell Budd, Punit Chiniwalla, John Guckenberger, Jeffrey Kash, Jeremy Schaub, Michael Tan, Jeannine Trewhella, Garry Trott
  • Publication number: 20070206908
    Abstract: Apparatus and methods for packaging optical communication devices include optical bench structures, such as silicon-optical benches (SiOB). An optical communications apparatus includes an optical bench comprising a substrate having an electrical turning via formed therein. An optoelectronic (OE) chip and integrated circuit (IC) chip are mounted on the optical bench and electrically connected using the electrical turning via. The electrical turning via extends in directions both perpendicular and transverse to a surface of the substrate such that the OE chip and IC chip can be mounted on perpendicular surfaces of the optical bench in close proximity and electrically connected using the electrical turning via.
    Type: Application
    Filed: October 25, 2005
    Publication date: September 6, 2007
    Inventors: Guy Cohen, Fuad Doany, Jeannine Trewhella
  • Publication number: 20070152771
    Abstract: An apparatus includes a multi-layer printed circuit board having a first through-hole via for a signal connection and a second through hole via for power/ground connections. The printed circuit includes a transmission line connected to at least one through-hole via. A resistor is connected between the first and second through-hole vias to eliminate a resonance notch and achieve a flat frequency response for insertion loss.
    Type: Application
    Filed: January 5, 2006
    Publication date: July 5, 2007
    Inventors: Lei Shan, Jeannine Trewhella
  • Publication number: 20070081410
    Abstract: A 3D chip having at least one I/O layer connected to other 3D chip layers by a vertical bus such that the I/O layer(s) may accommodate protection and off-chip device drive circuits, customization circuits, translation circuits, conversions circuits and/or built-in self-test circuits capable of comprehensive chip or wafer level testing wherein the I/O layers function as a testhead. Substitution of I/O circuits or structures may be performed using E-fuses or the like responsive to such testing.
    Type: Application
    Filed: October 7, 2005
    Publication date: April 12, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Kerry Bernstein, Paul Coteus, Ibrahim Elfadel, Philip Emma, Daniel Friedman, Ruchir Puri, Mark Ritter, Jeannine Trewhella, Albert Young
  • Publication number: 20060045410
    Abstract: At least one optical waveguide is supported on a substrate and has a plurality of key apertures formed in a complaint element thereof. An optoelectronic device such as a vertical cavity surface emitting laser (VCSEL) has a plurality of projections that register with corresponding key apertures to position the optoelectronic device in a predetermined alignment relative to the optical waveguide.
    Type: Application
    Filed: September 1, 2004
    Publication date: March 2, 2006
    Inventors: Gary Trott, Russell Budd, Jeannine Trewhella
  • Publication number: 20060009038
    Abstract: A process for overcoming extreme topographies by first planarizing a cavity in a semiconductor substrate in order to create a planar surface for subsequent lithography processing. As a result of the planarizing process for extreme topographies, subsequent lithography processing is enabled including the deposition of features in close proximity to extreme topographic surfaces (e.g., deep cavities or channels) and, including the deposition of features within a cavity. In a first embodiment, the process for planarizing a cavity in a semiconductor substrate includes the application of dry film resists having high chemical resistance. In a second embodiment, the process for planarizing a cavity includes the filling of cavity using materials such as polymers, spin on glasses, and metallurgy.
    Type: Application
    Filed: July 12, 2004
    Publication date: January 12, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Guy Cohen, Steven Cordes, Sherif Goma, Joanna Rosner, Jeannine Trewhella
  • Publication number: 20050063634
    Abstract: Apparatus and methods for packaging optical communication devices include optical bench structures, such as silicon-optical benches (SiOB). An optical communications apparatus includes an optical bench comprising a substrate having an electrical turning via formed therein. An optoelectronic (OE) chip and integrated circuit (IC) chip are mounted on the optical bench and electrically connected using the electrical turning via. The electrical turning via extends in directions both perpendicular and transverse to a surface of the substrate such that the OE chip and IC chip can be mounted on perpendicular surfaces of the optical bench in close proximity and electrically connected using the electrical turning via.
    Type: Application
    Filed: September 24, 2003
    Publication date: March 24, 2005
    Applicant: International Business Machiness Corporation
    Inventors: Guy Cohen, Fuad Doany, Jeannine Trewhella
  • Publication number: 20050011674
    Abstract: An integrated circuit arrangement or package includes a set of contact pads arranged in a pattern and a multi-layer conductive structure, which electrically connects the set of contact pads to at least one signal line. The conductive structure provides impedance matching between the pads and the at least one signal line.
    Type: Application
    Filed: July 16, 2003
    Publication date: January 20, 2005
    Inventors: Modest Oprysko, Lei Shan, Jeannine Trewhella