Patents by Inventor Jeffery E. Downs

Jeffery E. Downs has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5926110
    Abstract: A single integrated circuit for an RF/ID transponder includes a nonvolatile memory portion, which is ideally a ferroelectric memory, digital logic, digital interface circuitry, and differential analog driver circuitry for driving an antenna that is contained within the RF/ID transponder, but external to the integrated circuit. In series with each leg of the differential analog driver circuitry, and also fabricated on the single integrated circuit, are two groups of serially connected resistors. All circuit nodes associated with the resistors are connected to a signal level control logic block that is in communication with the on-chip digital logic block. The signal level control logic block is used to selectively control the output resistance of the driver circuitry such that a proper balance between incoming and outgoing signal levels is achieved.
    Type: Grant
    Filed: August 30, 1995
    Date of Patent: July 20, 1999
    Assignee: Ramtron International Corporation
    Inventors: Jeffery E. Downs, Gregory Smith
  • Patent number: 5890199
    Abstract: A data processor incorporating a memory array which is selectably configurable as either read/write or read only memory or the combination of both read/write and read only memory includes a memory mapper for receiving logical addresses from an arithmetic logic unit ("ALU") and converting the same to physical addresses within the memory array in accordance with configuration instructions stored in a local non-volatile memory. By utilizing a common memory technology for the memory array, such as non-volatile ferroelectric random access memory ("FRAM"), the proportions and layout of the memory array which may be utilized for MPU instructions and data may be selectably controlled. The use of a memory mapper also allows for the establishment of an effective password or encryption protection function for the memory array data of particular utility in conjunction with radio frequency identification ("RF/ID") transponders and other applications which must store sensitive data in non-volatile storage.
    Type: Grant
    Filed: October 21, 1996
    Date of Patent: March 30, 1999
    Assignee: Ramtron International Corporation
    Inventor: Jeffery E. Downs
  • Patent number: 5802583
    Abstract: A system and method for selective write protection for a non-volatile memory device which comprises a superset of the existing JEDEC 21-C standard and in which user definable portions of a non-volatile memory device can be write protected instead of only the entire device. The write-protection technique of the present invention can be selectably enabled or disabled dynamically as determined by a user. Moreover, the system and method of the present invention provides for storage of the device write-protection configuration in non-volatile memory in order that the device can be restored to its last known write-protection state in the event it is powered down or the current configuration is otherwise lost.
    Type: Grant
    Filed: October 30, 1996
    Date of Patent: September 1, 1998
    Assignees: Ramtron International Corporation, Hitachi Ltd.
    Inventors: Michael W. Yeager, Jeffery E. Downs, Yoshihiko Yasu
  • Patent number: 5394367
    Abstract: A system and method wherein a predetermined soft fuse value may be written to a corresponding soft fuse register to control subsequent access to a number of lock bits in a non-volatile semiconductor memory array which are provided for selectively precluding writes to predetermined portions of the memory array. In a specific embodiment, the system and method may be utilized in conjunction with radio frequency ("RF") identification ("ID") transponders incorporating a non-volatile ferroelectric random access memory ("FRAM") array integrated circuit.
    Type: Grant
    Filed: March 18, 1994
    Date of Patent: February 28, 1995
    Assignee: Ramtron International Corporation
    Inventors: Jeffery E. Downs, Michael W. Yeager