Patents by Inventor Jian Wen Chen
Jian Wen Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11990339Abstract: A semiconductor device and method of manufacture are provided. After a patterning of a middle layer, the middle layer is removed. In order to reduce or prevent damage to other underlying layers exposed by the patterning of the middle layer and intervening layers, an inhibitor is included within an etching process in order to inhibit the amount of material removed from the underlying layers.Type: GrantFiled: August 2, 2021Date of Patent: May 21, 2024Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Jian-Jou Lian, Yao-Wen Hsu, Neng-Jye Yang, Li-Min Chen, Chia-Wei Wu, Kuan-Lin Chen, Kuo Bin Huang
-
Patent number: 11966095Abstract: A lens holder with an air escape hole which cannot be fouled by adhesive includes a holder body and a lens barrel disposed on the holder body. The holder body includes a first surface away from the lens barrel and a second surface opposite to the first surface, the first surface defines a groove. The groove includes a first bottom surface, the first bottom surface defines a recess. The recess includes a second bottom surface, the second bottom surface defines an air escape hole. A cross-sectional size of the air escape hole is less than a cross-sectional size of the recess.Type: GrantFiled: August 26, 2022Date of Patent: April 23, 2024Assignee: TRIPLE WIN TECHNOLOGY(SHENZHEN) CO.LTD.Inventors: Sheng-Jie Ding, Shin-Wen Chen, Jing-Wei Li, Jian-Chao Song, Shuai-Peng Li
-
Publication number: 20240111827Abstract: The present disclosure provides a matrix device and an operation method thereof. The matrix device includes a transpose circuit and a memory. The transpose circuit is configured to receive a first element string representing a native matrix from a matrix source, wherein all elements in the native matrix are arranged in the first element string in one of a “row-major manner” and a “column-major manner”. The transpose circuit transposes the first element string into a second element string, wherein the second element string is equivalent to an element string in which all elements of the native matrix are arranged in another one of the “row-major manner” and the “column-major manner”. The memory is coupled to the transpose circuit to receive the second element string.Type: ApplicationFiled: November 2, 2022Publication date: April 4, 2024Applicant: NEUCHIPS CORPORATIONInventors: Huang-Chih Kuo, YuShan Ruan, Jian-Wen Chen, Tzu-Jen Lo
-
Patent number: 11939603Abstract: A modified cutinase is disclosed. The cutinase has the modified amino acid sequence of SEQ ID NO: 2, wherein the modification is a substitution of asparagine at position 181 with alanine, or substitutions of asparagine at position 181 with alanine and phenylalanine at position 235 with leucine. The modified enzyme has improved PET-hydrolytic activity, and thus, the high-activity PET hydrolase is obtained, and the industrial application value of the PET hydrolase is enhanced.Type: GrantFiled: June 21, 2023Date of Patent: March 26, 2024Assignee: HUBEI UNIVERSITYInventors: Chun-Chi Chen, Jian-Wen Huang, Jian Min, Xian Li, Beilei Shi, Panpan Shen, Yu Yang, Yumei Hu, Longhai Dai, Lilan Zhang, Yunyun Yang, Rey-Ting Guo
-
Publication number: 20240089573Abstract: A photosensitive assembly includes a circuit board. The circuit board has a first surface, a second surface opposite to the first surface, and a first through hole extending through the first surface and the second surface. A photosensitive chip is disposed on the second surface. The photosensitive chip has a photosensitive area and a non-photosensitive area connected to the photosensitive area, the non-photosensitive area is electrically connected to one side of the second surface, and the photosensitive area is exposed from the first through hole. A reinforcing plate is disposed on the first surface. A thermal conductive layer is disposed on the photosensitive chip, and the thermal conductive layer includes a silica gel or a metal.Type: ApplicationFiled: January 9, 2023Publication date: March 14, 2024Inventors: KUN LI, SHIN-WEN CHEN, BO-YING ZHU, YU-SHUAI LI, JIAN-CHAO SONG, WU-TONG WANG
-
Publication number: 20240069304Abstract: A voice coil motor held immobile by magnetic attraction when not in use for photography purposes includes a base, a magnet fixed thereto, a carrier, a magnetic member, and a coil. The magnetic member is fixed to the carrier and is attracted by a permanent magnetic field (first MF) of the magnet on the base. The coil is fixed to the carrier and the magnetic member. When the voice coil motor is powered on, the coil generates a second magnetic field (second MF) opposing the first MF. The second MF reduces or eliminates the attractive force of the first MF of the magnet, to separate the carrier and its fittings and allow them to work freely. A lens module and an electronic device are further provided.Type: ApplicationFiled: September 30, 2022Publication date: February 29, 2024Inventors: YU-SHUAI LI, SHIN-WEN CHEN, KUN LI, JIAN-CHAO SONG, WU-TONG WANG, DING FENG
-
Publication number: 20220358183Abstract: A matrix multiplier and an operation method thereof are provided. The matrix multiplier includes a plurality of first input lines, a plurality of second input lines and a computing array. The computing array includes a plurality of multiplication accumulation (MAC) cells. A first MAC cell of the plurality of MAC cells is coupled to a first corresponding input line of the plurality of first input lines and a second corresponding input line of the plurality of second input lines to receive a first input value and a second input value to perform a multiplication accumulation operation. When at least one of the first input value and the second input value is a specified value, the multiplication accumulation operation of the first MAC cell is disabled.Type: ApplicationFiled: August 2, 2021Publication date: November 10, 2022Applicant: NEUCHIPS CORPORATIONInventors: Jian-Wen Chen, YuShan Ruan, Chih-Wei Chang, Youn-Long Lin
-
Patent number: 11379185Abstract: A matrix multiplication device and an operation method thereof are provided. The matrix multiplication device includes a plurality of unit circuits. Each of the unit circuits includes a multiplying-adding circuit, a first register, and a second register. A first input terminal and a second input terminal of the multiplying-adding circuit are respectively coupled to a corresponding first input line and a corresponding second input line. An input terminal and an output terminal of the first register are respectively coupled to an output terminal and a third input terminal of the multiplying-adding circuit. The second register is coupled to the first register to receive and temporarily store a multiplication accumulation result. Wherein, the second registers of the unit circuits output the multiplication accumulation results in a column direction in a first output mode, and output the multiplication accumulation results in a row direction in a second output mode.Type: GrantFiled: September 21, 2020Date of Patent: July 5, 2022Assignee: NEUCHIPS CORPORATIONInventors: Jian-Wen Chen, Chiung-Liang Lin
-
Patent number: 11320182Abstract: The present invention provides an integrated water-cooled air conditioning device, which comprises a cooling water tank device and an air conditioning system. The cooling water tank device includes a cooling water tank. A water tank region is disposed at the bottom of the cooling water tank for accommodating water. The air conditioning system includes a compressor, a condenser, a regulator, and an evaporator connected sequentially by a refrigerant piping. The condenser is formed by spirally bending the refrigerant piping to a spiral hollow tube in the water tank region. Thereby, the air conditioning system and the cooling-water circulation system can be connected integrally for miniaturization. The shortcomings of long heat dissipation loop, high pressure loss, and large size can be solved. Accordingly, the installation costs can be lowered, and the subsequent maintenance management can be convenient.Type: GrantFiled: July 16, 2019Date of Patent: May 3, 2022Assignee: NATIONAL TAIPEI UNIVERSITY OF TECHNOLOGYInventors: Yu-Hsi Tsai, Jian-Wen Chen
-
Patent number: 11307853Abstract: A matrix multiplication device and an operation method thereof are provided. The matrix multiplication device includes calculation circuits, a control circuit, a multiplication circuit, and a routing circuit. The calculation circuits produce multiply-accumulate values. The control circuit receives a plurality of first element values of a first matrix. The control circuit classifies the first element values into at least one classification value. The multiplication circuit multiplies the classification value by a second element value of a second matrix in a low power mode to obtain at least one product value. The routing circuit transmits each of the product values to at least one corresponding calculation circuit in the calculation circuits in the low power mode.Type: GrantFiled: October 29, 2019Date of Patent: April 19, 2022Assignee: NEUCHIPS CORPORATIONInventors: Chiung-Liang Lin, Chao-Yang Kao, Youn-Long Lin, Huang-Chih Kuo, Jian-Wen Chen
-
Publication number: 20220066736Abstract: A matrix multiplication device and an operation method thereof are provided. The matrix multiplication device includes a plurality of unit circuits. Each of the unit circuits includes a multiplying-adding circuit, a first register, and a second register. A first input terminal and a second input terminal of the multiplying-adding circuit are respectively coupled to a corresponding first input line and a corresponding second input line. An input terminal and an output terminal of the first register are respectively coupled to an output terminal and a third input terminal of the multiplying-adding circuit. The second register is coupled to the first register to receive and temporarily store a multiplication accumulation result. Wherein, the second registers of the unit circuits output the multiplication accumulation results in a column direction in a first output mode, and output the multiplication accumulation results in a row direction in a second output mode.Type: ApplicationFiled: September 21, 2020Publication date: March 3, 2022Applicant: NEUCHIPS CORPORATIONInventors: Jian-Wen Chen, Chiung-Liang Lin
-
Publication number: 20210064373Abstract: A matrix multiplication device and an operation method thereof are provided. The matrix multiplication device includes calculation circuits, a control circuit, a multiplication circuit, and a routing circuit. The calculation circuits produce multiply-accumulate values. The control circuit receives a plurality of first element values of a first matrix. The control circuit classifies the first element values into at least one classification value. The multiplication circuit multiplies the classification value by a second element value of a second matrix in a low power mode to obtain at least one product value. The routing circuit transmits each of the product values to at least one corresponding calculation circuit in the calculation circuits in the low power mode.Type: ApplicationFiled: October 29, 2019Publication date: March 4, 2021Applicant: NEUCHIPS CORPORATIONInventors: Chiung-Liang Lin, Chao-Yang Kao, Youn-Long Lin, Huang-Chih Kuo, Jian-Wen Chen
-
Publication number: 20200401873Abstract: A hardware architecture and a processing method for an activation function in a neural network are provided. A look-up table, which is a corresponding relation among multiple input ranges and linear functions, is provided. A difference between an initial value and an end value of the input range of each linear function is an exponentiation of base-2. These linear functions form a piecewise linear function to approximate the activation function. At least one bit value of an input value is used as an index to query the look-up table to determine a corresponding linear function. The part of bits value of the input value is fed into the determined linear function to obtain an output value. Accordingly, a range comparison may be omitted, and the number of bits of a multiplier-accumulator may be reduced, so as to achieve the objectives of low costs and low power consumption.Type: ApplicationFiled: September 3, 2019Publication date: December 24, 2020Applicant: NEUCHIPS CORPORATIONInventors: Youn-Long Lin, Jian-Wen Chen
-
Publication number: 20200158389Abstract: The present invention provides an integrated water-cooled air conditioning device, which comprises a cooling water tank device and an air conditioning system. The cooling water tank device includes a cooling water tank. A water tank region is disposed at the bottom of the cooling water tank for accommodating water. The air conditioning system includes a compressor, a condenser, a regulator, and an evaporator connected sequentially by a refrigerant piping. The condenser is formed by spirally bending the refrigerant piping to a spiral hollow tube in the water tank region. Thereby, the air conditioning system and the cooling-water circulation system can be connected integrally for miniaturization. The shortcomings of long heat dissipation loop, high pressure loss, and large size can be solved. Accordingly, the installation costs can be lowered, and the subsequent maintenance management can be convenient.Type: ApplicationFiled: July 16, 2019Publication date: May 21, 2020Inventors: YU-HSI TSAI, JIAN-WEN CHEN
-
Patent number: 10491896Abstract: The disclosure proposes a method of fixed-rate line-based embedded video compression and an image processing apparatus using the same method. The method includes at least the following steps. A current encoding frame is received. Pixels in a current encoding frame are grouped on a line-by-line basis, and the grouped pixels are packed into pixel segments. Complexity information of a current pixel segment is calculated according to the pixels therein and neighboring pixels thereof. The current pixel segment is respectively encoded in a differential pulse-coding modulation (DPCM) mode and a truncation mode to generate a DPCM bitstream and a truncated bitstream according to a quantization parameter (QP). Either the DPCM bitstream or the truncated bitstream is selected and outputted according to the complexity information. An amount of bits used by the current pixel segment is feedback to calculate a new QP corresponding to a next pixel segment to be processed.Type: GrantFiled: February 15, 2017Date of Patent: November 26, 2019Assignee: Novatek Microelectronics Corp.Inventors: Xiaoming Bu, Jian-Wen Chen, Po-Chin Hu
-
Publication number: 20180213228Abstract: The disclosure proposes a method of fixed-rate line-based embedded video compression and an image processing apparatus using the same method. The method includes at least the following steps. A current encoding frame is received. Pixels in a current encoding frame are grouped on a line-by-line basis, and the grouped pixels are packed into pixel segments. Complexity information of a current pixel segment is calculated according to the pixels therein and neighboring pixels thereof. The current pixel segment is respectively encoded in a differential pulse-coding modulation (DPCM) mode and a truncation mode to generate a DPCM bitstream and a truncated bitstream according to a quantization parameter (QP). Either the DPCM bitstream or the truncated bitstream is selected and outputted according to the complexity information. An amount of bits used by the current pixel segment is feedback to calculate a new QP corresponding to a next pixel segment to be processed.Type: ApplicationFiled: February 15, 2017Publication date: July 26, 2018Applicant: Novatek Microelectronics Corp.Inventors: Xiaoming Bu, Jian-Wen Chen, Po-Chin Hu
-
Patent number: 9025703Abstract: The present invention relates to a software radio system and a decoding apparatus and method thereof. According to an embodiment of the present invention, there is provided a forward error correction decoding apparatus for a software radio system, including: a receiving module for receiving decoding tasks from a plurality of uplink channels; and a decoder matrix for executing the decoding tasks, wherein the decoder matrix is shared by the plurality of uplink channels. The decoding apparatus and method as well as the software radio system according to the embodiments of the present invention can be well adapted to the high computing capabilities, sufficient flexibility and scalability as required by base station systems for next-generation wireless communication systems.Type: GrantFiled: November 29, 2011Date of Patent: May 5, 2015Assignee: International Business Machines CorporationInventors: Jian Wen Chen, Yong Hua Lin, Qing Wang, Rong Yan, Hai Zhan, Zhen Bo Zhu
-
Patent number: 8811389Abstract: A base station apparatus, methods of receiving and sending data, and a computer readable article of manufacture. A computer implemented method includes the following for receiving and sending data: receiving the data by an RF header module; grouping data received; transferring the grouped data to a data processing apparatus; distributing the grouped data into an uplink sub-channel; merging the distributed data using at least one downlink sub-channel; transferring the merged data to a transceiving apparatus; degrouping the merged data; and sending the merged data by RF header module. A method of receiving data, a method of sending data, and computer readable non-transitory articles of manufacture are also provided.Type: GrantFiled: February 10, 2012Date of Patent: August 19, 2014Assignee: International Business Machines CorporationInventors: Jian Wen Chen, Yonghua Lin, Ravinder Kumar Sabhikhi, Qing Wang, Zhen Bo Zhu
-
Patent number: 8780886Abstract: A wireless communication system base station, and a remote radio head (RRH) and a computer-implemented synchronization method for the wireless communication system base station. The RRH is communicably coupled to a baseband unit (BBU) of the wireless communication system base station through a network, and the BBU processes and transmits downlink data to the RRH. The RRH includes: a time-delay measurement unit for measuring a time-delay for the downlink data to arrive at the RRH from the BBU; and a time-delay notification unit for notifying from the RRH to the BBU of time-delay data on the time-delay measured by the time-delay measurement unit, wherein the time-delay data is used to advance the starting time for the BBU to process and transmit the downlink data by an amount of time obtained based on the time-delay data.Type: GrantFiled: August 10, 2012Date of Patent: July 15, 2014Assignee: International Business Machines CorporationInventors: Jian Wen Chen, Lin Chen, Yonghua Lin, Qing Wang, Rong Yan, Zhen Bo Zhu
-
Patent number: 8767710Abstract: A wireless communication system base station, and a remote radio head (RRH) and a computer-implemented synchronization method for the wireless communication system base station. The RRH is communicably coupled to a baseband unit (BBU) of the wireless communication system base station through a network, and the BBU processes and transmits downlink data to the RRH. The RRH includes: a time-delay measurement unit for measuring a time-delay for the downlink data to arrive at the RRH from the BBU; and a time-delay notification unit for notifying from the RRH to the BBU of time-delay data on the time-delay measured by the time-delay measurement unit, wherein the time-delay data is used to advance the starting time for the BBU to process and transmit the downlink data by an amount of time obtained based on the time-delay data.Type: GrantFiled: August 17, 2010Date of Patent: July 1, 2014Assignee: International Business Machines CorporationInventors: Jian Wen Chen, Lin Chen, Yonghua Lin, Qing Wang, Rong Yan, Zhen Bo Zhu