Patents by Inventor John Bula

John Bula has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4945509
    Abstract: A mask generator for generating a mask having logical signals of a given level between positions indicated by beginning and ending addresses. Two decoders select respective binary signal lines indicating the starting and ending positions. The mask generator is composed of two mask generators operating on the higher and lower order binary signal lines respectively and which ripple from the ends of the mask towards the middle. Preferably, each of the dual mask generators has look-ahead carry capability.
    Type: Grant
    Filed: March 14, 1988
    Date of Patent: July 31, 1990
    Assignee: International Business Machines Corporation
    Inventors: Stephen B. Barrett, John Bula, Alvar A. Dean
  • Patent number: 4198696
    Abstract: Use of a residual charge bleed-off diode connected to the gate of an FET device in a Read Only Storage (ROS) is disclosed. The ROS is personalized by cutting selected gate leads in an array of FETs with a laser beam. Experience has shown that static electric charges on the lead due to handling prior to cutting become isolated at the gate after the gate lead is cut, producing an unpredictable conduction state for the FET instead of a solid off-state as desired. By providing a bleed-off diode which remains connected to the FET gate after the cut is made, the charges are allowed to leak away from those FETs whose gates have been cut while, at the same time, preventing the voltage of the FET gate from floating. The diode is oriented so as to offer a high impedance to current flowing from the gate node when the gate is biased for FET conduction. This minimizes the effect of the diode on circuit speed when the gate remains connected with the balance of the read only storage circuitry.
    Type: Grant
    Filed: October 24, 1978
    Date of Patent: April 15, 1980
    Assignee: International Business Machines Corporation
    Inventors: Claude L. Bertin, John Bula, Larry C. Martin, Thomas A. Williams
  • Patent number: 4130768
    Abstract: The prior art, low power ratioless true/complement driver is improved upon by connecting a first isolation FET (T2) so that its gate is connected to drain potential (V.sub.DD) and by connecting to the second isolation FET (T4) so that its gate is connected to the phase-splitting node (1). This enables the number of clock pulse sources necessary to operate the generator circuit to be reduced by one so that the speed of the generator circuit is increased, by virtue of the second isolation FET (T4) having a gate size substantially smaller than the gate size of the inverting FET (T3) so that it will more rapidly switch from its on-state to its off-state than does the inverting FET.
    Type: Grant
    Filed: August 31, 1977
    Date of Patent: December 19, 1978
    Assignee: International Business Machines Corporation
    Inventors: John Bula, Ashok C. Patrawala
  • Patent number: 4129793
    Abstract: A high speed true/complement driver circuit is disclosed wherein the time interval between the address and memory select pulses are minimized by utilizing a high speed enhancement/depletion mode inverter pair followed by a clocked signal isolation stage. A pair of enhancement mode/depletion mode inverters connected in cascade configuration serves to generate the true and complement output signals which are isolated from noise at the input line by a symmetric pair of clocked FETs.
    Type: Grant
    Filed: June 16, 1977
    Date of Patent: December 12, 1978
    Assignee: International Business Machines Corporation
    Inventors: John Bula, Larry C. Martin